![Xilinx Virtex-4 RocketIO Скачать руководство пользователя страница 74](http://html1.mh-extra.com/html/xilinx/virtex-4-rocketio/virtex-4-rocketio_user-manual_3383739074.webp)
74
Embedded Tri-Mode Ethernet MAC User Guide
UG074 (v2.2) February 22, 2010
Chapter 3:
Client, Host, and MDIO Interfaces
R
Host Clock Frequency
The host clock (HOSTCLK) is used to derive the MDIO clock, MDC, and is subject to the
same frequency restrictions. See the
for the HOSTCLK frequency
parameters.
Configuration Registers
The Ethernet MAC has seven configuration registers. These registers are accessed through
the host interface and can be written to at any time. Both the receiver and transmitter logic
only respond to configuration changes during IFGs. The configurable resets are the only
exception, because the reset is immediate.
Configuration of the Ethernet MAC is performed through a register bank accessed through
the Host interface. Any time an address shown in
is accessed, a 32-bit read or
write is performed from the same configuration word, with the exception of the read-only
Ethernet MAC mode configuration register and the RGMII/SGMII configuration register.
Only the speed selection is both readable and writable in the Ethernet MAC mode
configuration register.
The configuration registers and the contents of the registers are shown in
through
.
Table 3-6:
Management Interface Transaction Types
Transaction
HOSTMIIMSEL
HOSTADDR[9]
Configuration/Address Filter
0
1
MDIO access
1
X
Table 3-7:
Configuration Registers
{HOSTEMAC1SEL, HOST_ADDR[9:0]}
Register Description
0x200
Receiver Configuration (Word 0)
0x240
Receiver Configuration (Word 1)
0x280
Transmitter Configuration
0x2C0
Flow Control Configuration
0x300
Ethernet MAC Mode Configuration
0x320
RGMII/SGMII Configuration
0x340
Management Configuration
Notes:
1. HOSTEMAC1SEL acts as bit 10 of HOSTADDR.
www.BDTIC.com/XILINX