40
Virtex-4 ML455 PCI/PCI-X Board
UG084 (v1.0) May 17, 2005
Chapter 4:
Configuration
R
Table 4-4:
Pin Listing for CPLD
Pin
Number
Net Name
Direction
Pin Type
Description
1
CPLD_CLK_33MHZ
I
IO/GC1
33 MHz Global Clock Input
41
BUSY_TO_FLASH_B
O
IO23
Output connected to BUSY pin of Flash
30
EDGE_RST_I_B
(1)
I
IO/GS-R
Input connected from Pin A15 of Edge PCI
42
FLASH_CE_B O
IO24
Output
connected to /CE pin of Flash
43
FLASH_CF_B O
IO/GC2
Output
connected to /CF pin of Flash
2
FLASH_IMAGE0_SELECT
I
IO1
Revision Select Pin 0 from Header P3
3
FLASH_IMAGE1_SELECT
I
IO2
Revision Select Pin 1 from Header P3
44
FLASH_OE_RESET_B
O
IO/GC3
Output connected to OE_/RESET pin of Flash
39
FLASH_REV_SEL0
O
IO21
Output connected to REV_SEL0 pin of Flash
40
FLASH_REV_SEL1
O
IO22
Output connected to REV_SEL1 pin of Flash
31
FORCE
(1)
O
IO/GOE1
Output connected to Pin F13 of FPGA
6
FPGA_BUSY_B
I
IO4
DOUT Busy pin from FPGA
23
FPGA_CS_B
I
IO14
Chip Select from FPGA
5
FPGA_DONE
I
IO3
DONE pin from FPGA
34
FPGA_RDWR_B
O
IO/GOE4
Output connected to RDWR_B pin of FPGA
27
INIT_B
O
IO15
Output connected to INIT_B pin of FPGA
11
JTAG_TCK
I
TCK
JTAG TCK
10
JTAG_TMS
I
TMS
JTAG TMS
9
FPGA_TDO
I
TDI
JTAG TDI from FPGA
24
CPLD_TDO
O
TDO
JTAG TDO to Flash
13
MAN_AUTO_B
I
IO7
Manual/Auto Select pin from Header P3
12
PB_SW_B
I
IO6
Input from Push Button SW7
33
PCIW_EN
(1)
I
IO/GOE3
Input connected from Pin F11 of FPGA
28
PROG_B
O
IO16
Output connected to PROG_B pin of FPGA
8
PROG_SW_B
I
IO5
Input from Push Button SW6
32
RTR
(1)
I
IO/GOE2
Input connected from Pin F16 of FPGA
29
WIDE
(1)
O
IO17
Output connected to Pin F12 of FPGA
14
CPLD_SPARE1
I/O
IO8
Spare I/O connected to FPGA pin D14
38
CPLD_SPARE10
I/O
IO20
Spare I/O connected to FPGA pin D12
16
CPLD_SPARE2
I/O
IO9
Spare I/O connected to FPGA pin D13
18
CPLD_SPARE3
I
I
Spare Input connected to FPGA pin D15
19
CPLD_SPARE4
I/O
IO10
Spare I/O connected to FPGA pin E14
20
CPLD_SPARE5
I/O
IO11
Spare I/O connected to FPGA pin C11
www.BDTIC.com/XILINX