W632GU6NB
Publication Release Date: Aug. 20, 2018
Revision: A01
- 16 -
8.3 Programming the Mode Registers
For application flexibility, various functions, features, and modes are programmable in four Mode
Registers, provided by the DDR3L SDRAM, as user defined variables and they must be programmed
via a Mode Register Set (MRS) command. As the default values of the Mode Registers (MR#) are not
defined, contents of Mode Registers must be fully initialized and/or re-initialized, i.e., written, after
power up and/or reset for proper operation. Also the contents of the Mode Registers can be altered by
re-executing the MRS command during normal operation. When programming the mode registers,
even if the user chooses to modify only a sub-set of the MRS fields, all address fields within the
accessed mode register must be redefined when the MRS command is issued. MRS command and
DLL Reset do not affect array contents, which mean these commands can be executed any time after
power-up without affecting the array contents.
The mode register set command cycle time, t
MRD
is required to complete the write operation to the
mode register and is the minimum time required between two MRS commands shown in Figure 3.
TIME BREAK
DON'T CARE
T0
T1
T2
Ta0
Ta1
Tb0
Tb1
Tb2
Tc0
Tc1
Tc2
CK#
CK
Command
ODT
CKE
VALID
Address
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
NOP/DES
NOP/DES
MRS
NOP/DES
NOP/DES
MRS
VALID
ODT
Settings
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
Old settings
Updating Settings
New Settings
t
MRD
t
MOD
1
Rtt_Nom DISABLED prior and/or after MRS command
Rtt_Nom ENABLED prior and/or after MRS command
Figure 3
– t
MRD
Timing