W632GU6NB
Publication Release Date: Aug. 20, 2018
Revision: A01
- 124 -
Table 39
– Basic
IDD
and I
DDQ
Measurement Conditions
SYM.
DESCRIPTION
I
DD0
Operating One Bank Active-Precharge Current
CKE:
High;
External clock:
On;
t
CK
, nRC, nRAS, CL:
see Table 38;
BL:
8
(1)
;
AL:
0;
CS#:
High
between ACT and PRE;
Command, Address, Bank Address Inputs:
partially toggling according
to Table 40;
Data IO:
MID-LEVEL;
DM:
stable at 0;
Bank Activity:
Cycling with one bank active at
a time: 0,0,1,1,2,2,... (see Table 40);
Output Buffer and R
TT
:
Enabled in Mode Registers
(2)
;
ODT
Signal:
stable at 0;
Pattern Details:
see Table 40
I
DD1
Operating One Bank Active-Read-Precharge Current
CKE:
High;
External clock:
On;
t
CK
, nRC, nRAS, nRCD, CL:
see Table 38;
BL:
8
(1,6)
;
AL:
0;
CS#:
High between ACT, RD and PRE;
Command, Address, Bank Address Inputs, Data IO:
partially
toggling according to Table 41;
DM:
stable at 0;
Bank Activity:
Cycling with one bank active at a
time: 0,0,1,1,2,2,... (see Table 41);
Output Buffer and R
TT
:
Enabled in Mode Registers
(2)
;
ODT
Signal:
stable at 0;
Pattern Details:
see Table 41
I
DD2N
Precharge Standby Current
CKE:
High;
External clock:
On;
t
CK
, CL:
see Table 38;
BL:
8
(1)
;
AL:
0;
CS#:
stable at 1;
Command, Address, Bank Address Inputs:
partially toggling according to Table 42;
Data IO:
MID-LEVEL;
DM:
stable at 0;
Bank Activity:
all banks closed;
Output Buffer and R
TT
:
Enabled in
Mode Registers
(2)
;
ODT Signal:
stable at 0;
Pattern Details:
see Table 42
I
DD2NT
Precharge Standby ODT Current
CKE:
High;
External clock:
On;
t
CK
, CL:
see Table 38;
BL:
8
(1)
;
AL:
0;
CS#:
stable at 1;
Command, Address, Bank Address Inputs:
partially toggling according to Table 43;
Data IO:
MID-LEVEL;
DM:
stable at 0;
Bank Activity:
all banks closed;
Output Buffer and RTT:
Enabled in
Mode Registers
(2)
;
ODT Signal:
toggling according to Table 43;
Pattern Details:
see Table 43
I
DDQ2NT
Precharge Standby ODT I
DDQ
Current
Same definition like for I
DD2NT
, however measuring I
DDQ
current instead of I
DD
current
I
DD2P0
Precharge Power-Down Current Slow Exit
CKE:
Low;
External clock:
On;
t
CK
, CL:
see Table 38;
BL:
8
(1)
;
AL:
0;
CS#:
stable at 1;
Command, Address, Bank Address Inputs:
stable at 0;
Data IO:
MID-LEVEL;
DM:
stable at 0;
Bank Activity:
all banks closed;
Output Buffer and R
TT
:
Enabled in Mode Registers
(2)
;
ODT
Signal:
stable at 0;
Precharge Power Down Mode:
Slow Exit
(3)
I
DD2P1
Precharge Power-Down Current Fast Exit
CKE:
Low;
External clock:
On;
t
CK
, CL:
see Table 38;
BL:
8
(1)
;
AL:
0;
CS#:
stable at 1;
Command, Address, Bank Address Inputs:
stable at 0;
Data IO:
MID-LEVEL;
DM:
stable at 0;
Bank Activity:
all banks closed;
Output Buffer and R
TT
:
Enabled in Mode Registers
(2)
;
ODT
Signal:
stable at 0;
Precharge Power Down Mode:
Fast Exit
(3)
I
DD2Q
Precharge Quiet Standby Current
CKE:
High;
External clock:
On;
t
CK
, CL:
see Table 38;
BL:
8
(1)
;
AL:
0;
CS#:
stable at 1;
Command, Address, Bank Address Inputs:
stable at 0;
Data IO:
MID-LEVEL;
DM:
stable at 0;
Bank Activity:
all banks closed;
Output Buffer and R
TT
:
Enabled in Mode Registers
(2)
;
ODT
Signal:
stable at 0
I
DD3N
Active Standby Current
CKE:
High;
External clock:
On;
t
CK
, CL:
see Table 38;
BL:
8
(1)
;
AL:
0;
CS#:
stable at 1;
Command, Address, Bank Address Inputs:
partially toggling according to Table 42;
Data IO:
MID-LEVEL;
DM:
stable at 0;
Bank Activity:
all banks open;
Output Buffer and R
TT
:
Enabled in
Mode Registers
(2)
;
ODT Signal:
stable at 0;
Pattern Details:
see Table 42
I
DD3P
Active Power-Down Current
CKE:
Low;
External clock:
On;
t
CK
, CL:
see Table 38;
BL:
8
(1)
;
AL:
0;
CS#:
stable at 1;
Command, Address, Bank Address Inputs:
stable at 0;
Data IO:
MID-LEVEL;
DM:
stable at 0;
Bank Activity:
all banks open;
Output Buffer and R
TT
:
Enabled in Mode Registers
(2)
;
ODT
Signal:
stable at 0