
Carrier Board Design Guide for SOM-9X35 Module
48
ESD104
TUSD05CBL
5V
0.3PF
1
2
ESD103
TUSD05CBL
5V
0.3PF
1
2
CAM_RCP
CAM_RCN
D54
TUSD05L4U
5V
0.8PF
2
3
4
5
1
6
7
9
10
CAM_RDP0
CAM_RDN1
CAM_RDP1
CAM_RDN0
D53
TUSD05L4U
5V
0.8PF
2
3
4
5
1
6
7
9
10
CAM_RDP2
CAM_RDN3
CAM_RDP3
CAM_RDN2
CSI0A_L2P
CSI0A_L2N
RN31
0
1
2
3
4
L45
EOWS201212M900
2.0mm*1.2mm*1.2mm/4PAD
90 OHM±25%
100MHZ
3
2
1
4
CAM_RCP
CAM_RCN
1CAM2_RCP
1CAM2_RCN
CSI0B_L0P
CSI0B_L0N
RN34
0
1
2
3
4
L46
EOWS201212M900
2.0mm*1.2mm*1.2mm/4PAD
90 OHM±25%
100MHZ
3
2
1
4
CAM_RDP1
CAM_RDN1
1CAM2_RDP1
1CAM2_RDN1
CSI0A_L1N
CSI0A_L1P
RN30
0
1
2
3
4
L47
EOWS201212M900
2.0mm*1.2mm*1.2mm/4PAD
90 OHM±25%
100MHZ
3
2
1
4
CAM_RDP0
CAM_RDN0
1CAM2_RDN0
1CAM2_RDP0
CSI0B_L1N
CSI0B_L1P
L43
EOWS201212M900
2.0mm*1.2mm*1.2mm/4PAD
90 OHM±25%
100MHZ
3
2
1
4
RN66
0
1
2
3
4
CAM_RDP3
CAM_RDN3
1CAM2_RDP3
1CAM2_RDN3
CSI0A_L0P
CSI0A_L0N
L44
EOWS201212M900
2.0mm*1.2mm*1.2mm/4PAD
90 OHM±25%
100MHZ
3
2
1
4
RN67
0
1
2
3
4
CAM_RDP2
CAM_RDN2
1CAM2_RDP2
1CAM2_RDN2
[5,17]
[5,17]
[5,17]
[5,17]
[5,17]
[5,17]
[5,17]
[5,17]
[5,17]
[5,17]
Figure 57:
MIPI 4-lane camera reference circuitry (Part 2)
4.5 USB Interface
The SOM-9X35 module features two USB interfaces (USB 2.0 Host and USB 2.0 OTG). The USB Port1 interface
can only be used as a host while the USB Port0 interface can be configured as either a host or client.
4.5.1
USB Signal Definition
The following table provides the definition of the USB signals that are implemented in the M.2 slot.
Signal Name
Pin #
I/O
Pad Characteristics
Description
Voltage
Type
USB_P1_DM
J2.1
AI, AO USB1 Host high-speed data –minus
USB_P1_DP
J2.3
AI, AO USB1 Host high-speed data - plus
USB_P0_DM
J2.7
AI, AO USB0 OTG high-speed data –minus
USB_P0_DP
J2.9
AI, AO USB0 OTG high-speed data - plus
USBOTG_VBUS
J2.13
5V
Power
USB0 OTG VBUS Power for detect
USBOTG_ID
J2.15
IDDIG
1.8V
I, PD
USB0 OTG ID input, High: device, Low: Host
USBOTG_
DRVVBUS
J2.17
USBOTG_
DRVVBUS
1.8V
I, PD
USB0 OTG DRVVBUS output, High active
Table 23: USB signal definition
Route Differen�ally
Route Differen�ally
Route Differen�ally
Route Differen�ally
Route Differen�ally
Route Differen�ally
Route Differen�ally
SOM-9X35
M.2 Slot
Edg
e fing
er
USB Port1
USB Port0
OTG Control
Route Differen�ally
USB Hub
ESD &
Common
Choke
ESD &
Common
Choke
4G Module
USB to LAN
Controller
USB OTG
Controller
USB Host
Connector
Figure 58: USB routing topology