TXZ Family
Serial Peripheral Interface
2019-02-28
60 / 67
Rev. 3.0
Table 4.2 The timing of write "0" to <TRXE>, and state of <TSPISUE>
Timing of
write “0” to
[TSPIxCR1]<TRXE>
State of <TSPISUE>
Master operation
Slave operation
Before start
transferring
Clear to “0”
“1”
(Please performs software reset by
[TSPIxCR0]
<SWRST>)
During transferring
Clear to “0” after finish current frame
Clear to “0” after finish current frame
After stop transferring
Clear to “0”
Clear to “0”
Table 4.3 Current value of fill level depending on the range of <TLVL>/<RLVL>
Frame
length
FIFO configuration
FIFO stage
Range of <RLVL> when receiving
Range of <TLVL> when
transmitting
8 to 16bits
8 stages
0 to 8
0 to 8
17 to 32bits
4 stages
0 to 4
0 to 4