TXZ Family
Serial Peripheral Interface
2019-02-28
57 / 67
Rev. 3.0
4.2.7. [TSPIxFMTR1] (TSPI Format Control Register 1)
Bit
Bit Symbol
After reset
Type
Function
31:7
-
0
R
Read as "0".
6:4
EHOLD[2:0]
000
R/W
Sets a last bit holding time of TSPIxTXD pin in SIO slave
mode.(Note1)
000
:
2/f
clk
001
:
4/f
clk
010
:
8/f
clk
011
:
16/f
clk
100
:
32/f
clk
101
:
64/f
clk
110
:
128/f
clk
111
:
Reserved
3:2
-
0
R
Read as "0".
1
VPE
0
R/W
Vertical parity function(Note2)
0
:
Disabled
1
:
Enabled
0
VPM
0
R/W
Vertical parity mode selection(Note2)
0
:
Even parity
1
:
Odd parity
Note1: f
clk
is either the system clock (fsys) or high speed clock (fc), depending on the product. For the details,
refer to “Product Information” in Reference manual.
Note2: Do not write <VPE> and <VPM> when transfer data remain in the shift register.
4.2.8. [TSPIxDR] (TSPI Data Register)
Bit
Bit Symbol
After reset
Type
Function
31:0
TSPIDR[31:0]
0x00000000
R
Read from the receive FIFO
W
Write to the transmit FIFO
Note1: Do not write data to this register when the transmit FIFO is full.
Note2: Do not read data from this register when the receive FIFO is empty.