TXZ Family
Serial Peripheral Interface
2019-02-28
53 / 67
Rev. 3.0
1
DMATE
0
R/W
Transmit DMA control
0
:
Disabled
1
:
Enabled
When <DMATE> is enabled The DMA request is output when
the transmit FIFO is less than the level set in <TIL>. It does not
depend on the state of
[TSPIxCR1]
<TRXE>.
If <DMATE> is set to "0" while the transmit DMA request signal is
asserted, the request signal is deasserted. It is reasserted if it
satisfies the transmission DMA request signal generation
requirement when set again to enable.
0
DMARE
0
R/W
Receive DMA control
0
:
Disabled
1
:
Enabled
When <DMARE> is enabled The DMA request is output when
the receive FIFO is less than the level set in <RIL>. It does not
depend on the state of
[TSPIxCR1]
<TRXE>.
If <DMARE> is set to "0" while the receive DMA request signal is
asserted, the request signal is deasserted. It is reasserted if it
satisfies the receive DMA request signal generation requirement
when set again to enable.
Note1: Depending on the product, the set value is fixed. For details, refer to "Product information" of
reference manual.
Note2: f
clk
is either the system clock (fsys) or high speed clock (fc), depending on the product. For the details,
refer to “Product Information” in Reference manual.
Note3: Set the fill level within available values shown in "Table 3.2 Data format and settable fill level".