TXZ Family
Serial Peripheral Interface
2019-02-28
38 / 67
Rev. 3.0
[SPI mode(master)
2nd edge data sampling<CKPHA>=1]
TSPIxTXD
TSPIxRXD
<CKPOL>=0
<CKPOL>=1
TSPIxTXD
TSPIxRXD
<CKPOL>=0
<CKPOL>=1
TSPIxSCK
TSPIxSCK
<CSnPOL>=0
<CSnPOL>=1
TSPIxCSn
Input sampling
Output timing
[SPI mode(master)
1st edge data sampling<CKPHA>=0]
Internal
Clock
Input sampling
Output timing
Internal
Clock
TSPIxTXD
TSPIxRXD
<CKPOL>=0
<CKPOL>=1
TSPIxSCK
<CSnPOL>=0
<CSnPOL>=1
TSPIxCSn
Internal
Clock
Input sampling
Output timing
Internal
Clock
[SPI mode(master)
1st edge data sampling<CKPHA>=0 Idle period output is Hi-Z<TIDLE>=00]
Hi-Z
Hi-Z
Figure 3.16 Data sampling timing of SPI mode (master)