7.10.2.3 QPOSMAX Register (Offset = 4h) [reset = 0h]
Maximum Position Count
Figure 7-23. QPOSMAX Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
QPOSMAX
R/W-0h
Table 7-8. QPOSMAX Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
QPOSMAX
R/W
0h
Maximum Position Count
This register contains the maximum position counter value. Writes to
this register should always be full 32-bit writes.
Reset type: SYSRSn
7.10.2.4 QPOSCMP Register (Offset = 6h) [reset = 0h]
Position Compare
Figure 7-24. QPOSCMP Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
QPOSCMP
R/W-0h
Table 7-9. QPOSCMP Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
QPOSCMP
R/W
0h
Position Compare
The position-compare value in this register is compared with
the position counter (QPOSCNT) to generate sync output and/or
interrupt on compare match.
Reset type: SYSRSn
7.10.2.5 QPOSILAT Register (Offset = 8h) [reset = 0h]
Index Position Latch
Figure 7-25. QPOSILAT Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
QPOSILAT
R-0h
Table 7-10. QPOSILAT Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
QPOSILAT
R
0h
Index Position Latch
The position-counter value is latched into this register on an index
event as defined by the QEPCTL[IEL] bits.
Reset type: SYSRSn
Enhanced Quadrature Encoder Pulse (eQEP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
487
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......