Revised
-
December 2013
LMK04906 Family: Low-Noise Clock Jitter with Dual Loop PLLs
SNAU126A
5
Copyright © 2013, Texas Instruments Incorporated
General Description
The LMK04906 Evaluation Board simplifies evaluation of the LMK04906B Low-Noise Clock
Jitter Cleaner with Dual Loop PLLs. Texas Instrument’s
CodeLoader
software can be used to
program the internal registers of the LMK04906B device through the USB2ANY-uWIRE
interface. The
CodeLoader
software will run on a Windows 2000/XP or Windows 7 PC and can
be downloaded from
http://www.ti.com/tool/codeloader
.
Evaluation Board Kit Contents
The evaluation board kit includes:
•
(1) LMK04906 Evaluation Board from Table 1
•
(1) CodeLoader and USB2ANY-uWIRE Interface
uWire header on EVM
Available LMK04906 Evaluation Boards
The LMK04906 Evaluation Board supports any of the four devices offered in the LMK04906
Family. All evaluation boards use the same PCB layout and bill-of-materials, except for the
corresponding LMK04906B device affixed to the board. A commercial-quality VCXO is also
mounted to the board to provide a known reference point for evaluating device performance and
functionality.
Table 1: Available Evaluation Board Configurations
Evaluation Board ID
Device
PLL1 VCXO
LMK04906BEVAL
LMK04906B
25 MHz Epson VCXO
Model VG-4231CA 25.0000M-FGRC3
Available LMK04906 Family Devices
Table 2: LMK04906B Devices
Device
Reference
Inputs
Buffered/
Divided
OSCin
Outputs
Programmable
LVDS/LVPECL/
LVCMOS
Outputs
VCO Frequency
LMK04906B
3
1
6
2370 to 2600 MHz