Revised
-
December 2013
LMK04906 Family: Low-Noise Clock Jitter with Dual Loop PLLs
SNAU126A
47
Copyright © 2013, Texas Instruments Incorporated
Appendix E: PCB Layers Stackup
6-layer PCB Stackup includes:
•
Top Layer for high-priority high-frequency signals (2 oz.)
•
RO4003 Dielectric, 16 mils
•
RF Ground plane (1 oz.)
•
FR4, 4 mils
•
Power plane #1 (1 oz.)
•
FR4, 12.6 mils
•
Ground plane (1 oz.)
•
FR4, 8 mils
•
Power Plane #2 (1 oz.)
•
FR4, 12 mils
•
Bottom Layer copper clad for thermal relief (2 oz.)
RO4003 (Er = 3.3)
16 mil
Top Layer [LMK049xxENG.GTL]
RF Ground plane [LMK049xxENG.G1]
FR4 (Er = 4.8)
4 mil
Power plane #1 [LMK049xxENG.G2]
FR4
12.6 mil
Ground plane [LMK049xxENG.GP1]
FR4
12 mil
Bottom Layer [LMK049xxENG.GBL]
62.2 m
il t
hi
ck
FR4
8 mil
Power plane #2 [LMK049xxENG.G3]