Revised
-
December 2013
LMK04906 Family: Low-Noise Clock Jitter with Dual Loop PLLs
SNAU126A
31
Copyright © 2013, Texas Instruments Incorporated
Status_CLKin0 _MUX
Sets the selected signal on the Status_CLKin0
pin.
Status_CLKin0_TYPE
Sets I/O pin type on the Status_CLKin0 pin.
Status_CLKin1_MUX
Sets the selected signal on the Status_CLKin1
pin.
Status_CLKin1_TYPE
Sets I/O pin type on the Status_CLKin1 pin.
CLKin_Sel_INV
Inverts the Status_CLKin0/1 pin polarity when
set to an input type. Significant when
CLKin_SELECT_MODE is 3 or 6.
IO C
o
n
tr
o
l
–
S
yn
c
SYNC_MUX
Sets the selected signal on the SYNC pin.
SYNC_TYPE
Sets I/O pin type on the SYNC pin.
SYNC_POL_INV
Sets polarity on SYNC input to active low
when checked. Toggling this bit will initiate a
SYNC event.
SYNC_PLL1_DLD
Engage SYNC mode until PLL1 DLD is true
SYNC_PLL2_DLD
Engage SYNC mode until PLL2 DLD is true
NO_SYNC_CLKoutX_Y Synchronization will not affect selected clock
outputs, where X = even-numbered output and
Y = odd-numbered output.
SYNC_QUAL
Sets the SYNC to qualify mode for dynamic
digital delay.
EN_SYNC
Must be set when using SYNC, but may be
cleared after the SYNC event. When using
dynamic digital delay (SYNC_QUAL = 1),
EN_SYNC must always be set.
Changing this value from 0 to 1 can cause a
SYNC event, so clocks which should not be
SYNCed when setting this bit should have the
NO_SYNC_CLKoutX_Y bit set.
NOTE: This bit is not a valid method of
generating a SYNC event. Use one of the
other SYNC generation methods to ensure a
proper SYNC occurs.
SYNC_EN_AUTO
Enable auto SYNC when R0 to R5 is written.
DA
C/
Ho
ld
o
v
e
r
HOLDOVER_MODE
Sets holdover mode to be disabled or enabled.
FORCE_HOLDOVER
Engages holdover when checked regardless of
HOLDOVER_MODE value. Turns the DAC
on.
EN_TRACK
Enables DAC tracking. DAC tracks the PLL1
Vtune to provide for an accurate HOLDOVER
mode. DAC_CLK_DIV should also be set so
that DAC update rate is <= 100 kHz.