18
SNAU126A
LMK04906 Family: Low-Noise Clock Jitter with Dual Loop PLLs
Revised - December 2013
Copyright © 2013, Texas Instruments Incorporated
Connector Name
Signal Type,
Input/Output
Description
Test point:
LD_TP
Not populated:
Status_LD
CMOS,
Output
Programmable status output pin. By default, set
to output the digital lock detect status signal for
PLL1 and PLL2 combined.
In the default CodeLoader modes, LED D5 will
illuminate green when PLL lock is detected by the
LMK04906B (output is high) and turn off when
lock is lost (output is low).
The status output signal for the Status_LD pin can
be selected on the
Bits/Pins
tab via the LD_MUX
“Status Pins” and “Digital Lock Detect” for more
information.
Note: Before a high-frequency internal signal (e.g.
PLL divider output signal) is selected by LD_MUX,
it is suggested to first remove the 270 ohm
resistor to prevent the LED from loading the
output.
Test point:
Holdover_TP
CMOS,
Output
Programmable status output pin. By default, set
to the output holdover mode status signal.
In the default CodeLoader mode, LED D8 will
illuminate red when holdover mode is active
(output is high) and turn off when holdover mode
is not active (output is low).
Refer to the
“Status Pins” and “Holdover Mode” for more
information.
Note: Before a high-frequency internal signal (e.g.
PLL divider output signal) is selected by
HOLDOVER_MUX, it is suggested to first remove
the 270 ohm resistor to prevent the LED from
loading the output.