
SNAS605AR – MARCH 2013 – REVISED DECEMBER 2015
Revision History (continued)
•
Added fixed register setting for 0x172 .................................................................................................................................
•
Added LMK04821 register setting .......................................................................................................................................
•
Added LMK04821 register setting .......................................................................................................................................
•
Changed RB_PLL1_LD description .....................................................................................................................................
•
Changed RB_PLL2_LD description .....................................................................................................................................
Changes from Revision AP (June 2013) to Revision AQ
Page
•
Changed data sheet flow and layout to conform with new TI standards. Added, updated, or renamed the following
sections: Device Information Table, Application and Implementation; Power Supply Recommendations; Layout;
Device and Documentation Support; Mechanical, Packaging, and Ordering Information ....................................................
•
Added values for LMK04821 under "Features" section. ........................................................................................................
•
Changed LMK04820 family to LMK0482x family ..................................................................................................................
•
Added values for LMK04821 in
Device Configuration Information
.........................................................................................
•
Added
holdover DAC
to pin 36 description in
Pin Functions
................................................................................................
•
Changed
Thermal Information
header from LMK0482xB to LMK0482x ...............................................................................
•
Changed
CLKinX_BUF_TYPE
to
CLKinX_TYPE
in
Electrical Characteristics
....................................................................
•
Added values for LMK04821 under
Internal VCO Specifications
in
Electrical Characteristics
............................................
•
Added values for LMK04821 under
Noise Floor
in
Electrical Characteristics
......................................................................
•
Added values for LMK04821 under
CLKout Closed Loop Phase Noise Specifications a Commercial Quality VCXO
in
Electrical Characteristics
..................................................................................................................................................
•
Added 245.76 MHz as frequency for LMK04826B phase noise data L(f)
CLKout
for VCO0 ...................................................
•
Added 245.76 MHz as frequency for LMK04826B phase noise data L(f)
CLKout
for VCO1 ...................................................
•
Added 245.76 MHz as frequency for LMK04828B phase noise data L(f)
CLKout
for VCO0 ...................................................
•
Added 245.76 MHz as frequency for LMK04828B phase noise data L(f)
CLKout
for VCO1 ...................................................
•
Added values for LMK04821 under
CLKout Closed Loop Jitter Specifications a Commercial Quality VCXO
....................
•
Added SDCLKoutY_HS = 0 for ts
JESD204B
in
................................................................................
•
Added
Propagation Delay from CLKin0 to SDCLKoutY
in
...........................................................
•
Added footnote that LMK04821 has no DCLKoutX or SDCLKoutY outputs on at power up, only OSCout. ......................
•
Changed V
OH
TEST CONDITIONS to
= 3 or 4
and V
OL
TEST CONDITIONS to
3, 4, or 6
under DIGITAL OUTPUTS
(CLKin_SELX, Status_LDX, and RESET/GPO) subheading in
...................................................
•
Changed Digital Inputs (SCK, SDIO, CS*) I
IH
V
IH
= VCC min line from 5 µA to –5 µA........................................................
•
Added
4 wire mode read back has same timing as SDIO pin
,
R/W bit = 0 is for SPI write
,
R/W bit = 1 is for SPI
read
,
W1 and W0 shall be written as 0
. ...............................................................................................................................
•
Added LMK04821 phase noise graphs under
Clock Output AC Characteristics
.................................................................
•
Added link to AN-912 Application Report .............................................................................................................................
•
Changed from
Glitchless Half Shift
to
Glitchless Half Step
..................................................................................................
•
Added LMK04821 detailed block diagram............................................................................................................................
•
Changed block from SDCLKoutY_POL to DCLKoutX_POL in
............................................................................
•
Added SYSREF_CLKin0_MUX block to
image. ..................................................................................................
•
Changed
to show that FB_MUX SYSREF input comes from SYSREF Divider, not SYSREF_MUX. .................
•
Changed term pulsor to pulser throughout ..........................................................................................................................
•
Changed DCLKout0_1_DIV to DCLKout0_DIV; DCLKout2_3_DIV to DCLKout2_DIV; DCLKout4_5_DIV to
DCLKout4_DIV ....................................................................................................................................................................
•
Added DCLKout4_DIV = 20 .................................................................................................................................................
•
Added DCLKout0_DDLY_PD = 0, DCLKout2_DDLY_PD = 0, DCLKout4_DDLY_PD = 0 ..................................................
•
Changed text to read,
Set device clock and SYSREF divider digital delays: DCLKout0_DDLY_CNTH,
Copyright © 2013–2015, Texas Instruments Incorporated
3
Product Folder Links: