TABLE 26. BK2_FPWM (0x5Eh)
Bits
Field
Description
6:0
Reserved
Do not change the value of these bits, read the value of these bits and write back when
updating bit 7, FORCE_PWM.
7
FORCE_PWM
If set, forces the Buck 2 converter into PWM mode. If cleared, the Buck 2 converter will
switch between ECO and PWM mode depending on the load current.
27.0 Basic PMC Setup Register
The LM49360's Power Management Circuit (PMC) controls the basic power management setup for the audio section of the device.
TABLE 27. PMC_SETUP (0x00h)
Bits
Field
Description
0
CHIP_ENABLE
When this bit is set, the power management will enable the MCLK I/O or internal
oscillator
1
. It will then use this clock to sequence the enabling of the analog references and
bias points. When this bit is cleared, the PMC will bring the analog down gently and disable
the MCLK or oscillator.
CHIP _ENABLE
Chip Status
0
Turn Chip Off
1
Turn Chip On
1
PLL_ENB
This enables the PLL.
PLL_ENABLE
PLL Status
0
PLL Off
1
PLL On
2
PLL_P2ENB
This enables the P2 output of the PLL.
PLL_P2ENB
PLL P2 Status
0
PLL P2 Off
1
PLL P2 On
3
OSC_ENB
This enables the internal 300kHz Oscillator. For analog only chip modes, the oscillator can
be used instead of an external system clock to drive the chip's power management (PMC).
OSC_ENABLE
Oscillator Status
0
Oscillator Off
1
Oscillator On
4
MCLK_OVR
This forces the MCLK input to enable, regardless of requirement. If set, the audio ports and
digital mixer can be activated even if the chip is in shutdown mode. This assumes that MCLK
is selected as the PMC clock source (reg 0x01h) and that there is an active clock signal
driving the MCLK pin. Setting this bit reduces power consumption by allowing audio ports
and digital mixer to operate while the analog sections of the chip are powered down.
MCLK_OVR
Comment
0
I/O control is automatic
1
MCLK input forced on.
5
PORT1_CLK_OVR
This forces the clock input of Audio Port 1 input to enable, regardless of other port settings.
PORT1_CLK_OVR
Comment
0
I/O control is automatic
1
PORT_CLK input forced on
6
PORT2_CLK_OVR
This forces the clock input of Audio Port 2 input to enable regardless of other port settings.
PORT2_CLK_OVR
Comment
0
I/O control is automatic
1
PORT_CLK input forced on
7
CHIP_ACTIVE
This bit is used to read back the enable status of the chip.
1. If the PMC is set to operate from one of the audio ports, then it will wait for the port to be enabled or the relevant override bit to
be set, forcing the port clock input to enable.
www.ti.com
64
LM49360
Содержание Boomer LM49360
Страница 3: ...5 0 LM49360 Overview 301282h8 FIGURE 1 LM49360 Block Diagram www ti com 2 LM49360...
Страница 4: ...6 0 Typical Application 30128211 FIGURE 2 Sub PMU System Diagram 3 www ti com LM49360...
Страница 5: ...30128216 FIGURE 3 AP PMU System Diagram www ti com 4 LM49360...
Страница 16: ...301282h9 FIGURE 4 PMU State Machine 15 www ti com LM49360...
Страница 68: ...30128213 FIGURE 20 Internal Clock Network 67 www ti com LM49360...
Страница 89: ...301282i1 FIGURE 28 Timing for I2S Master 301282i2 FIGURE 29 Timing for I2S Slave www ti com 88 LM49360...
Страница 128: ...40 0 Schematic Diagram 30128220 FIGURE 36 Demo Board Schematic 127 www ti com LM49360...
Страница 129: ...30128245 FIGURE 37 Demo Board Schematic www ti com 128 LM49360...
Страница 130: ...41 0 Demonstration Board Layout 30128243 FIGURE 38 Top Silkscreen 30128244 FIGURE 39 Top Layer 129 www ti com LM49360...
Страница 131: ...30128238 FIGURE 40 Inner Layer 2 30128239 FIGURE 41 Inner Layer 3 www ti com 130 LM49360...
Страница 132: ...30128240 FIGURE 42 Inner Layer 4 30128241 FIGURE 43 Inner Layer 5 131 www ti com LM49360...
Страница 133: ...30128231 FIGURE 44 Bottom Layer 30128242 FIGURE 45 Bottom Silkscreen www ti com 132 LM49360...
Страница 136: ...Notes 135 www ti com LM49360...