3.2.3.6 Line Interrupt Enable Register LINEIEN (Offset 0x0114)
Bit
Symbol
Description
Access
Reset
Value
31
LINEIENN15
I/O Line 15
0 = Disable Interrupt for negative transitions for I/O
line
1 = Enable Interrupt for negative transitions for I/O
line
An interrupt will be generated when the input line
changes from 1 to 0.
For pending interrupts and interrupt acknowledge
see the Line Interrupt Status Register LINEIST.
R/W
0
30
LINEIENN14
I/O Line 14
0
29
LINEIENN13
I/O Line 13
0
28
LINEIENN12
I/O Line 12
0
27
LINEIENN11
I/O Line 11
0
26
LINEIENN10
I/O Line 10
0
25
LINEIENN9
I/O Line 9
0
24
LINEIENN8
I/O Line 8
0
23
LINEIENN7
I/O Line 7
0
22
LINEIENN6
I/O Line 6
0
21
LINEIENN5
I/O Line 5
0
20
LINEIENN4
I/O Line 4
0
19
LINEIENN3
I/O Line 3
0
18
LINEIENN2
I/O Line 2
0
17
LINEIENN1
I/O Line 1
0
16
LINEIENN0
I/O Line 0
0
15
LINEIENP15
I/O Line 15
0 = Disable interrupt for positive transitions for I/O
line
1 = Enable interrupt for positive transitions for I/O
line
An interrupt will be generated when the input line
changes from 0 to 1.
For pending interrupts and interrupt acknowledge
see the Line Interrupt Status Register LINEIST.
R/W
0
14
LINEIENP14
I/O Line 14
0
13
LINEIENP13
I/O Line 13
0
12
LINEIENP12
I/O Line 12
0
11
LINEIENP11
I/O Line 11
0
10
LINEIENP10
I/O Line 10
0
9
LINEIENP9
I/O Line 9
0
8
LINEIENP8
I/O Line 8
0
7
LINEIENP7
I/O Line 7
0
6
LINEIENP6
I/O Line 6
0
5
LINEIENP5
I/O Line 5
0
4
LINEIENP4
I/O Line 4
0
3
LINEIENP3
I/O Line 3
0
2
LINEIENP2
I/O Line 2
0
1
LINEIENP1
I/O Line 1
0
0
LINEIENP0
I/O Line 0
0
Table 3-24: Line Interrupt Enable Register
Interrupts are generated only if the Master Interrupt Enable (MIE) is enabled in the Interrupt Control
Register ICR.
TPMC851 User Manual Issue 1.0.9
Page 31 of 65