TR4 User Manual
6
www.terasic.com
March 30, 2017
744 user I/Os
8 phase locked loops (PLLs)
EP4SGX530C2
531,200 logic elements (LEs)
27,376K total memory Kb
1,024 18x18-bit multipliers blocks
4 PCI Express hard IP blocks
744 user I/Os
8 phase locked loops (PLLs)
Configuration Device and USB Blaster Circuit
MAXII CPLD EPM2210 System Controller and Fast Passive Parallel (FPP)
configuration
On-board USB Blaster for use with the Quartus II Programmer
Programmable PLL timing chip configured via MAX II CPLD
Supports JTAG mode
Memory Devices
64MB Flash (32M x16) with a 16-bit data bus
2MB SSRAM (512K x 32)
DDR3 SO-DIMM Socket
Up to 4GB capacity
Maximum memory clock rate at 533MHz
Theoretical bandwidth up to 68Gbps
LEDs
4 user-controllable LEDs
Active-low|
Содержание TR4
Страница 1: ...TR4 User Manual 1 www terasic com March 30 2017 y94 ...
Страница 45: ...TR4 User Manual 42 www terasic com March 30 2017 Figure 2 24 Clock Connections of the TR4 ...
Страница 58: ...TR4 User Manual 55 www terasic com March 30 2017 Figure 2 31 R199 R201 Position on TR4 ...
Страница 67: ...TR4 User Manual 64 www terasic com March 30 2017 Figure 3 7 Access DDR3 SO DIMM Memory ...
Страница 73: ...TR4 User Manual 70 www terasic com March 30 2017 Figure 3 13 Information Tab of TR4 Control Panel ...