TR4 User Manual
40
www.terasic.com
March 30, 2017
mem_dqs_n[4]
DDR3 Data Strobe n[4]
Differential 1.5-V SSTL Class I
PIN_D29
mem_dqs_n[5]
DDR3 Data Strobe n[5]
Differential 1.5-V SSTL Class I
PIN_F18
mem_dqs_n[6]
DDR3 Data Strobe n[6]
Differential 1.5-V SSTL Class I
PIN_E25
mem_dqs_n[7]
DDR3 Data Strobe n[7]
Differential 1.5-V SSTL Class I
PIN_H23
mem_odt[0]
DDR3 On-die Termination 0
SSTL-15 Class I
PIN_F26
mem_odt[1]
DDR3 On-die termination 1
SSTL-15 Class I
PIN_G26
mem_ras_n
DDR3 Row ADDRess Strobe SSTL-15 Class I
PIN_D24
mem_we_n
DDR3 Write Enable
SSTL-15 Class I
PIN_M27
mem_event_n
DDR3 Temperature Event
SSTL-15 Class I
PIN_R18
mem_reset_n
DDR3 Reset
SSTL-15 Class I
PIN_J18
mem_scl
DDR3 I2C Serial Clock
1.5V
PIN_H19
mem_sda
DDR3 I2C Serial Data Bus
1.5V
PIN_P18
Figure 2-23 Connection between DDR3 and Stratix IV GX FPGA
2
2
.
.
8
8
C
C
l
l
o
o
c
c
k
k
C
C
i
i
r
r
c
c
u
u
i
i
t
t
r
r
y
y
Stratix IV GX FPGA Clock Inputs and Outputs
The TR4 development board contains three types of clock inputs which include 26 global clock
input pins, external PLL clock inputs and transceiver reference clock inputs. The clock input
Содержание TR4
Страница 1: ...TR4 User Manual 1 www terasic com March 30 2017 y94 ...
Страница 45: ...TR4 User Manual 42 www terasic com March 30 2017 Figure 2 24 Clock Connections of the TR4 ...
Страница 58: ...TR4 User Manual 55 www terasic com March 30 2017 Figure 2 31 R199 R201 Position on TR4 ...
Страница 67: ...TR4 User Manual 64 www terasic com March 30 2017 Figure 3 7 Access DDR3 SO DIMM Memory ...
Страница 73: ...TR4 User Manual 70 www terasic com March 30 2017 Figure 3 13 Information Tab of TR4 Control Panel ...