
TR4 User Manual
20
www.terasic.com
March 30, 2017
D27
LED0
LEDs turn on when
output is logic low
(Active-low)
1.5V
PIN_B19
D28
LED1
1.5V
PIN_A18
D29
LED2
1.5V
PIN_D19
D30
LED3
1.5V
PIN_C19
2
2
.
.
5
5
H
H
i
i
g
g
h
h
-
-
S
S
p
p
e
e
e
e
d
d
M
M
e
e
z
z
z
z
a
a
n
n
i
i
n
n
e
e
C
C
a
a
r
r
d
d
s
s
The High Speed Mezzanine Card (HSMC) interface provides a mechanism to extend the
peripheral-set of an FPGA host board by means of add-on daughter cards, which can address
today’s high speed signaling requirements as well as low-speed device interface support. The
HSMC interfaces support JTAG, clock outputs and inputs, high-speed serial I/O (transceivers), and
single-ended or differential signaling. The detailed specifications of the HSMC connectors are
described below:
6 HSMC Connector Groups
There are ten HSMC connectors on the TR4 board are divided into 6 groups: HSMC A, HSMC B,
HSMC C, HSMC D, HSMC E, and HSMC F. Each group has a male and female HSMC port on the
top and bottom side of the TR4 board
except HSMC E and HSMC F.
In addition, both the male
and female HSMC connector share the same I/O pins besides JTAG interface and high-speed serial
I/O (transceivers).
Caution:
DO NOT connect HSMC daughter cards to the backside HSMC (male) connectors. Doing
so will permanently damage the on-board FPGA.
I/O Distribution
The HSMC connector on the TR4 includes a total of 172 pins, including 121 signal pins (120 signal
pins +1 PSNTn pin), 39 power pins, and 12 ground pins.
Figure 2-11
shows the signal bank
diagram of HSMC connector. Bank 1 also has dedicated JTAG, I2C bus, and clock signals. The
main CMOS/LVDS interface signals, including LVDS/CMOS clocks, are found in banks 2 and 3.
Both 12V and 3.3V power pins are also found in banks 2 and 3.
Содержание TR4
Страница 1: ...TR4 User Manual 1 www terasic com March 30 2017 y94 ...
Страница 45: ...TR4 User Manual 42 www terasic com March 30 2017 Figure 2 24 Clock Connections of the TR4 ...
Страница 58: ...TR4 User Manual 55 www terasic com March 30 2017 Figure 2 31 R199 R201 Position on TR4 ...
Страница 67: ...TR4 User Manual 64 www terasic com March 30 2017 Figure 3 7 Access DDR3 SO DIMM Memory ...
Страница 73: ...TR4 User Manual 70 www terasic com March 30 2017 Figure 3 13 Information Tab of TR4 Control Panel ...