DE5-NET
User
Manual
74
June 20, 2018
II program is running in the on-chip memory.
Figure 5-6 Block diagram of the Nios II Basic Demonstration
The program provides a menu in nios-terminal, as shown in
interface. With the menu, users can perform the test for the temperatures sensor and external PLL.
Note, pressing ‘ENTER’ should be followed with the choice number.
Figure 5-7
Menu of Demo Program
In temperature test, the program will display local temperature and remote temperature. The remote
temperature is the FPGA temperature, and the local temperature the board temperature where the
temperature sensor located.
In the external PLL programming test, the program will program the PLL first, and subsequently
will use TERASIC QSYS custom CLOCK_COUNTER IP to count the clock count in a specified
period to check whether the output frequency is changed as configured. To avoid a Quartus Prime