DE5-Net User Manual
June 20, 2018
29
DDR3A_A8
Address [8]
SSTL-15 Class I
PIN_K32
DDR3A_A9
Address [9]
SSTL-15 Class I
PIN_K37
DDR3A_A10
Address [10]
SSTL-15 Class I
PIN_M38
DDR3A_A11
Address [11]
SSTL-15 Class I
PIN_C37
DDR3A_A12
Address [12]
SSTL-15 Class I
PIN_K36
DDR3A_A13
Address [13]
SSTL-15 Class I
PIN_M33
DDR3A_A14
Address [14]
SSTL-15 Class I
PIN_K34
DDR3A_A15
Address [15]
SSTL-15 Class I
PIN_B38
DDR3A_RAS_n
Row Address Strobe
SSTL-15 Class I
PIN_P38
DDR3A_CAS_n
Column Address Strobe SSTL-15 Class I
PIN_M36
DDR3A_BA0
Bank Address [0]
SSTL-15 Class I
PIN_M37
DDR3A_BA1
Bank Address [1]
SSTL-15 Class I
PIN_P39
DDR3A_BA2
Bank Address [2]
SSTL-15 Class I
PIN_J36
DDR3A_CK0
Clock p0
Differential 1.5-V SSTL Class I PIN_G37
DDR3A_CK_n0
Clock n0
Differential 1.5-V SSTL Class I PIN_F36
DDR3A_CK1
Clock p1
Differential 1.5-V SSTL Class I PIN_J37
DDR3A_CK_n1
Clock n1
Differential 1.5-V SSTL Class I PIN_H37
DDR3A_CKE0
Clock Enable pin 0
SSTL-15 Class I
PIN_E36
DDR3A_CKE1
Clock Enable pin 1
SSTL-15 Class I
PIN_B35
DDR3A_ODT0
On Die Termination[0]
SSTL-15 Class I
PIN_V36
DDR3A_ODT1
On Die Termination[1]
SSTL-15 Class I
PIN_W35
DDR3A_WE_n
Write Enable
SSTL-15 Class I
PIN_N37
DDR3A_CS_n0
Chip Select [0]
SSTL-15 Class I
PIN_P36
DDR3A_CS_n1
Chip Select [1]
SSTL-15 Class I
PIN_R28
DDR3A_RESET_n Chip Reset
SSTL-15 Class I
PIN_H33
DDR3A_EVENT_n Chip Temperature Event SSTL-15 Class I
PIN_K19
DDR3A_SDA
Chip I2C Serial Clock
1.5V
PIN_P15
DDR3A_SCL
Chip I2C Serial Data Bus 1.5V
PIN_C15
Table 2-13
DDR3-B Pin Assignments, Schematic Signal Names, and Functions
Schematic
Signal Name
Description
I/O Standard
Stratix V GX Pin
Number
DDR3B_DQ0
Data [0]
SSTL-15 Class I
PIN_Y17
DDR3B_DQ1
Data [1]
SSTL-15 Class I
PIN_W17
DDR3B_DQ2
Data [2]
SSTL-15 Class I
PIN_V15
DDR3B_DQ3
Data [3]
SSTL-15 Class I
PIN_T15
DDR3B_DQ4
Data [4]
SSTL-15 Class I
PIN_V13
DDR3B_DQ5
Data [5]
SSTL-15 Class I
PIN_V16
DDR3B_DQ6
Data [6]
SSTL-15 Class I
PIN_W14
DDR3B_DQ7
Data [7]
SSTL-15 Class I
PIN_U15