DE5-Net User Manual
June 20, 2018
32
DDR3B_A6
Address [6]
SSTL-15 Class I
PIN_M17
DDR3B_A7
Address [7]
SSTL-15 Class I
PIN_T18
DDR3B_A8
Address [8]
SSTL-15 Class I
PIN_H17
DDR3B_A9
Address [9]
SSTL-15 Class I
PIN_J19
DDR3B_A10
Address [10]
SSTL-15 Class I
PIN_C19
DDR3B_A11
Address [11]
SSTL-15 Class I
PIN_R18
DDR3B_A12
Address [12]
SSTL-15 Class I
PIN_K18
DDR3B_A13
Address [13]
SSTL-15 Class I
PIN_E18
DDR3B_A14
Address [14]
SSTL-15 Class I
PIN_T19
DDR3B_A15
Address [15]
SSTL-15 Class I
PIN_R19
DDR3B_RAS_n
Row Address Strobe
SSTL-15 Class I
PIN_H19
DDR3B_CAS_n
Column Address Strobe SSTL-15 Class I
PIN_A17
DDR3B_BA0
Bank Address [0]
SSTL-15 Class I
PIN_C18
DDR3B_BA1
Bank Address [1]
SSTL-15 Class I
PIN_G19
DDR3B_BA2
Bank Address [2]
SSTL-15 Class I
PIN_M20
DDR3B_CK0
Clock p0
Differential 1.5-V SSTL Class I
PIN_B16
DDR3B_CK_n0
Clock n0
Differential 1.5-V SSTL Class I
PIN_A16
DDR3B_CK1
Clock p1
Differential 1.5-V SSTL Class I
PIN_E17
DDR3B_CK_n1
Clock n1
Differential 1.5-V SSTL Class I
PIN_D17
DDR3B_CKE0
Clock Enable pin 0
SSTL-15 Class I
PIN_P17
DDR3B_CKE1
Clock Enable pin 1
SSTL-15 Class I
PIN_V18
DDR3B_ODT0
On Die Termination[0]
SSTL-15 Class I
PIN_M18
DDR3B_ODT1
On Die Termination[1]
SSTL-15 Class I
PIN_A19
DDR3B_WE_n
Write Enable
SSTL-15 Class I
PIN_D18
DDR3B_CS_n0
Chip Select [0]
SSTL-15 Class I
PIN_B19
DDR3B_CS_n1
Chip Select [1]
SSTL-15 Class I
PIN_B17
DDR3B_RESET_n
Chip Reset
SSTL-15 Class I
PIN_T20
DDR3B_EVENT_n
Chip Reset
SSTL-15 Class I
PIN_K17
DDR3B_SDA
Chip I2C Serial Clock
1.5V
PIN_P19
DDR3B_SCL
Chip I2C Serial Data Bus 1.5V
PIN_P18
2
2
.
.
9
9
Q
Q
D
D
R
R
I
I
I
I
+
+
S
S
R
R
A
A
M
M
The development board supports four independent QDRII+ SRAM memory devices for very-high
speed and low-latency memory access. Each of QDRII+ has a x18 interface, providing addressing
to a device of up to a 8MB (not including parity bits). The QDRII+ has separate read and write data
ports with DDR signaling at up to 550 MHz.
and
lists the QDRII+ SRAM Bank A, B, C and D pin
assignments, signal names relative to the Stratix I GX device, in respectively.