DE5-Net User Manual
June 20, 2018
8
2 PCI Express hard IP blocks
840 user I/Os
210 full-duplex LVDS channels
28 phase locked loops (PLLs)
JTAG Header and FPGA Configuration
On-board USB Blaster II or JTAG header for use with the Quartus Prime Programmer
MAXII CPLD EPM2210 System Controller and Fast Passive Parallel (FPP) configuration
Memory devices
32MB QDRII+ SRAM
Up to 8GB DDR3 SO-DIMM SDRAM
256MB FLASH
General user I/O
10 user controllable LEDs
4 user push buttons
4 user slide switches
2 seven-segment displays
On-Board Clock
50MHz oscillator
Programming PLL providing clock for 10G SFP+ transceiver
Programming PLL providing clock for SATA or 1G SFP+ transceiver
Four Serial ATA ports
SATA 3.0 standard at 6Gbps signaling rate