
36
USB 2.0 (USB20SR) Device IP Core User Guide
System Level Solutions
January 2013
5. Core IOs
Table 5-1
list all the IOs of the USB20SR IP core.
Table 5-1. Core IOs
Name
Width Direction
Description
Data
8
Bi-Di
Bi-Direction Data Line for ULPI interface
Dir
1
In
Direction line of ULPI interface. Use the Fast output register,
Fast input register, Fast enable register setting from assignment
editor of Quartus II software Tool to implement control and data
registers of bidirectional lines inside the IO pin
Nxt
1
In
Next line of ULPI interface
Stp
1
Out
Stop line for ULPI interface
Extern_reset
1
In
External reset input of IP Core reset as well as ULPI Phy chip
reset. Reset input is active high signal
Phy_cs_n
1
Out
Chipselect of ULPI Phy chip. Chipselect is active low signal
Phy_reset_n
1
Out
Reset pin of ULPI phy chip. Phy reset signal is active low signal
phy_clk
1
In
Input Phy clock (60 MHz)