SN8P1829
8-Bit MCU build-in 12-bit ADC + PGIA + Charge-pump Reg 128 dots LCD driver
SONiX TECHNOLOGY CO., LTD
Version 1.0
AMENDMENT HISTORY
Version Date
Description
Pre V0.1
Nov. 2003
Preliminary V0.1 first issue
Pre V0.2
Dec. 2003
1. Change Regulator output = 3.8V
2. CPCKS/ PGIACKS clock setting for up-count
3. Add P13M in RAM table
4. PEDGE Register “01”, “10” setting modified. And add P0.1 description
5. Pin assignment : V1/V2/V3 re-arrange.
6. Application circuit : VLCD power came from AVDDR/VDD
Pre V0.3
Jul. 2003
1. Change the minimal different voltage between AVREFH and AVREFL form “1.2V”
to “2.0V”.
2. Modify ADC programming notice.
3. In EOC bit description: Change “reset ADENB bit” to “reset ADS” bit.
4. Modify some electrical characteristics: Varfh, Varfl,
add Tast
V1.0
Feb. 2005
1. “B0MOV M, I”, M only supports 0x80~0x87
2. Add external low clock diagram, Figure7-5,7-6
3. Add note for PUSH/POP only one level.
4. External Reset circuit needs 100-ohm resistance. Figure 6-3, 6-4