SN8P1829
8-Bit MCU build-in 12-bit ADC + PGIA + Charge-pump Reg 128 dots LCD driver
SONiX TECHNOLOGY CO., LTD
Page 129
Version 1.0
(All of voltages refer to AVDDR = 3.8V F
OSC
= 4MHz, ambient temperature is 25
°
C unless otherwise note.)
PARAMETER SYM.
DESCRIPTION
MIN.
TYP.
MAX.
UNIT
Analog to Digital Converter
Operating current
I
DD_ADC
Run mode @ AVDDR = 3.8V
500
µA
AVREFH Input voltage
Varfh
AVDDR = 3.8V
Varfl+2.0V
AVDDR V
AVREFH Input voltage
Varfh
Charge-Pump Regulator OFF
Varfl+2.0V
VDD V
AVREFL Input voltage
Varfl
AGND
Varfh–2.0V
V
ADC Input range
V
ani
Varfl Varfh V
ADC enable time
Tast
Ready to start convert after set
ADENB = “1”
- 100 - uS
PGIA
Current consumption
I
DD_PGIA
Run mode @ AVDDR = 3.8V
300 µA
Power down current
I
PDN
Stop mode @ AVDDR = 3.8V
0.1
µA
Input offset voltage of 1
st
stage
Vos1
5 uV
Input offset voltage of 2
nd
stage
Vos2
2 mV
GAIN of 1
st
stage
Av1
16
128
GAIN of 2
nd
stage Av2
1.3 2.5
Bandwidth BW
With 0.1uF loading
1 KHz
PGIA output range
V
O_PGIA
AVDDR = 3.8V
0.2
Avdd–0.2
V
Operational Amplifier
Operating voltage
V
DD_OPA
3.8 V
Operating current
I
DD_OPA
Run mode @ AVDDR = 3.8V
150
µA
Power down current
I
PDN_OPA
Stop mode @ AVDDR = 3.8V
0.1
µA
Common-mode rejection ratio
CMRR
130
dB
Open loop gain
Av
130
dB
Unit Gain Frequency
f
T
2.0
MHz
Current driving capacity
I
DRME
2
mA
Current sink capacity
I
SINK
40
uA
OPA output voltage range
I
O_OPA
AVDDR = 3.8V
0.2
Avdd-0.2
V
Charge pump regulator
Supply voltage
Vdd
Normal mode
2.4 5.5 V
Regulator output voltage
V
CPO
3.8 V
Regulator output current capacity
I
VA+
5 mA
Quiescent current
I
QI
300 µA