SN8P1829
8-Bit MCU build-in 12-bit ADC + PGIA + Charge-pump Reg 128 dots LCD driver
SONiX TECHNOLOGY CO., LTD
Page 112
Version 1.0
LCD TIMING
F-frame = External Low clock / 384
Ex. External low clock is 32768Hz. The F-frame is 32768Hz/384 =
85.3Hz
.
Note: The clock source of LCD driver is external low clock.
COM0
COM1
COM2
COM3
SEG0
1 frame
1 frame
LCD Clock
VLCD
V3 = V2
V1
LCD
OFF
OFF
ON
ON
VLCD
V1
Figure 12-2. LCD Drive Waveform, 1/4 duty, 1/2 bias