High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
Datasheet
Revision 1.4 (08-19-08)
258
SMSC LAN9312
DATASHEET
Note 14.42
The reserved bits 31-16 are used to pad the register to 32-bits so that each register is on
a DWORD boundary. When accessed serially (through the MII management protocol), the
register is 16-bits wide.
Note 14.43
The default value of this field is the result of the Auto-Negotiation process if the
N e g o t i a t i o n ( V P H Y _ A N )
V i r t u a l P H Y B a s i c C o n t r o l R e g i s t e r
is set. Otherwise, this field reflects the
and
bit settings of the
VPHY_BASIC_CTRL register. Refer to
Section 7.3.1, "Virtual PHY Auto-Negotiation," on
for information on the Auto-Negotiation determination process of the Virtual PHY.
Note 14.44
Register bits designated as NASR are reset when the Virtual PHY Reset is generated via
the
Reset Control Register (RESET_CTL)
or
Power Management Control Register
. The NASR designation is only applicable when the
of the
Virtual PHY Basic Control Register (VPHY_BASIC_CTRL)
is set.
Note 14.45
The default value of this field is determined via the SQE_test_disable_strap_mii
configuration strap. Refer to
Section 4.2.4, "Configuration Straps," on page 40
for
additional information.