Register field name
Address Base
Bit
length
R/W/RW
Description
Device
mode
OMUX2_3_SEL0
26
0
2
RW
Selects output mux clock for output clocks
OUT2, OUT3: 0 = PLL reference clock
before prescaler 1 = PLL reference clock
after prescaler 2 = Clock from input buffer
CLKIN_2
READY/
ACTIVE
OMUX2_3_SEL1
26
4
3
RW
Selects output mux clock for output
clocks OUT2, OUT3: 0 = HSDIV0 1
= HSDIV1 2 = HSDIV2 3 = HSDIV3
4 = HSDIV4 5 = ID0 6 = ID1 7 =
Clock from OMUX2_3_SEL0 Note that
the OMUX2_3_SEL1 value is forced to 7
whenever the PLL is disabled
READY/
ACTIVE
OMUX4_5_SEL0
27
0
2
RW
Selects output mux clock for output clocks
OUT4, OUT5: 0 = PLL reference clock
before prescaler 1 = PLL reference clock
after prescaler 2 = Clock from input buffer
CLKIN_2
READY/
ACTIVE
OMUX4_5_SEL1
27
4
3
RW
Selects output mux clock for output
clocks OUT4, OUT5: 0 = HSDIV0 1
= HSDIV1 2 = HSDIV2 3 = HSDIV3
4 = HSDIV4 5 = ID0 6 = ID1 7 =
Clock from OMUX4_5_SEL0 Note that
the OMUX4_5_SEL1 value is forced to 7
whenever the PLL is disabled
READY/
ACTIVE
OMUX6_7_SEL0
28
0
2
RW
Selects output mux clock for output clocks
OUT6, OUT7: 0 = PLL reference clock
before prescaler 1 = PLL reference clock
after prescaler 2 = Clock from input buffer
CLKIN_2
READY/
ACTIVE
OMUX6_7_SEL1
28
4
3
RW
Selects output mux clock for output
clocks OUT6, OUT7: 0 = HSDIV0 1
= HSDIV1 2 = HSDIV2 3 = HSDIV3
4 = HSDIV4 5 = ID0 6 = ID1 7 =
Clock from OMUX4_5_SEL0 Note that
the OMUX4_5_SEL1 value is forced to 7
whenever the PLL is disabled
READY/
ACTIVE
OMUX8_9_SEL0
29
0
2
RW
Selects output mux clock for output clocks
OUT8, OUT9: 0 = PLL reference clock
before prescaler 1 = PLL reference clock
after prescaler 2 = Clock from input buffer
CLKIN_2
READY/
ACTIVE
OMUX8_9_SEL1
29
4
3
RW
Selects output mux clock for output
clocks OUT8, OUT9: 0 = HSDIV0 1
= HSDIV1 2 = HSDIV2 3 = HSDIV3
4 = HSDIV4 5 = ID0 6 = ID1 7 =
Clock from OMUX8_9_SEL0 Note that
the OMUX8_9_SEL1 value is forced to 7
whenever the PLL is disabled
READY/
ACTIVE
OMUX10_11_SEL0
2A
0
2
RW
Selects output mux clock for output clocks
OUT10, OUT11: 0 = PLL reference clock
before prescaler 1 = PLL reference clock
after prescaler 2 = Clock from input buffer
CLKIN_2
READY/
ACTIVE
Si5357 Reference Manual • Register Map
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
26
Rev. 0.2 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021
26