Register Field Name
Address
Base
Bit
Length
R/W/RW
Description
Device Mode
OMUX2_SEL1
27
4
3
RW
Selects output mux clock source for output
clocks in group G2: OUT2 for AM1; OUT2,
OUT3 for AM2:
0 = HSDIV0
1 = HSDIV1
2 = HSDIV2
3 = HSDIV3
4 = HSDIV4
5 = ID0
6 = ID1
7 = Clock from OMUX2_SEL0
Note that the OMUX2_SEL1 value is forced
to 7 whenever the PLL is disabled
READY/ ACTIVE
OMUX3_SEL0
28
0
2
RW
Selects output mux clock source for output
clocks in group G3: OUT3 for AM1; OUT4,
OUT5 for AM2:
0 = PLL reference clock before pre-scaler
1 = PLL reference clock after pre-scaler
2 = Clock from input buffer CLKIN_2
3 = Clock from input buffer CLKIN_3
READY/ ACTIVE
OMUX3_SEL1
28
4
3
RW
Selects output mux clock source for output
clocks in group G3: OUT3 for AM1; OUT4,
OUT5 for AM2:
0 = HSDIV0
1 = HSDIV1
2 = HSDIV2
3 = HSDIV3
4 = HSDIV4
5 = ID0
6 = ID1
7 = Clock from OMUX3_SEL0
Note that the OMUX3_SEL1 value is forced
to 7 whenever the PLL is disabled
READY/ ACTIVE
OMUX4_SEL0
29
0
2
RW
Selects output mux clock source for output
clocks in group G4: OUT4 for AM1; OUT6
for AM2:
0 = PLL reference clock before pre-scaler
1 = PLL reference clock after pre-scaler
2 = Clock from input buffer CLKIN_2
3 = Clock from input buffer CLKIN_3
READY/ ACTIVE
Si5332-AM1/2/3 Automotive Grade Device Reference Manual • Si5332 Common Registers
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
35
Rev. 0.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021
35