Register Field Name
Address
Base
Bit
Length
R/W/RW
Description
Device Mode
OMUX4_SEL1
29
4
3
RW
Selects output mux clock source for output
clocks in group G4: OUT4 for AM1; OUT6
for AM2:
0 = HSDIV0
1 = HSDIV1
2 = HSDIV2
3 = HSDIV3
4 = HSDIV4
5 = ID0
6 = ID1
7 = Clock from OMUX4_SEL0
Note that the OMUX4_SEL1 value is forced
to 7 whenever the PLL is disabled
READY/ ACTIVE
OMUX5_SEL0
2A
0
2
RW
Selects output mux clock source for output
clocks in group G5: OUT5 for AM1; OUT7
for AM2:
0 = PLL reference clock before pre-scaler
1 = PLL reference clock after pre-scaler
2 = Clock from input buffer CLKIN_2
3 = Clock from input buffer CLKIN_3
READY/ ACTIVE
OMUX5_SEL1
2A
4
3
RW
Selects output mux clock source for output
clocks in group G5: OUT5 for AM1; OUT7
for AM2:
0 = HSDIV0
1 = HSDIV1
2 = HSDIV2
3 = HSDIV3
4 = HSDIV4
5 = ID0
6 = ID1
7 = Clock from OMUX5_SEL0
Note that the OMUX5_SEL1 value is forced
to 7 whenever the PLL is disabled
READY/ ACTIVE
HSDIV0A_DIV
2B
0
8
RW
O0 divider value
READY if divider
is currently driving
the output else,
READY/ACTIVE
HSDIV0B_DIV
2C
0
8
RW
O0 divider value for bank A
HSDIV1A_DIV
2D
0
8
RW
O1 divider value for bank A
HSDIV1B_DIV
2E
0
8
RW
O1 divider value for bank B
HSDIV2A_DIV
2F
0
8
RW
O2 divider value for bank A
Si5332-AM1/2/3 Automotive Grade Device Reference Manual • Si5332 Common Registers
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
36
Rev. 0.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021
36