6.3 Programming the Output Clock Frequency
The
Rxy
register fields are programmed as shown in the table below. This last step completes the settings of all dividers that will result
in the frequency plan. When a valid divider solution space cannot be determined, that frequency plan is not realizable in the Si5332.
Table 6.6. Rxy to Register Field Mapping
Divider Value
Register Field
Description
R0A
OUT0_DIV
Driver divider ratio.
0 = disabled
1–63 = divide value
R1A
OUT1_DIV
Driver divider ratio.
0 = disabled
1–63 = divide value
R1B
OUT2_DIV
Driver divider ratio.
0 = disabled
1–63 = divide value
R2A
OUT3_DIV
Driver divider ratio.
0 = disabled
1–63 = divide value
R2B
OUT4_DIV
Driver divider ratio.
0 = disabled
1–63 = divide value
R2C
OUT5_DIV
Driver divider ratio.
0 = disabled
1–63 = divide value
R3A
OUT6_DIV
Driver divider ratio.
0 = disabled
1–63 = divide value
R3B
OUT7_DIV
Driver divider ratio.
0 = disabled
1–63 = divide value
R3C
OUT8_DIV
Driver divider ratio.
0 = disabled
1–63 = divide value
R4A
OUT9_DIV
Driver divider ratio.
0 = disabled
1–63 = divide value
Si5332-AM1/2/3 Automotive Grade Device Reference Manual • Programming the Volatile Memory (Registers)
Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • [email protected] • www.skyworksinc.com
23
Rev. 0.3 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021
23