Date Code 20011009
SEL-701-1 Monitor
SEL
OGIC®
Control Equations and Monitor Logic
Latch Control Switch Settings
B.23
Latch Control Switch States Are Retained During Power Loss
The states of the latch bits are retained if power to the monitor is lost and then
restored. This capability makes the latch bit feature behave the same as traditional
latching relays.
Make Latch Control Switch Settings With Care
The latch bit states are stored in nonvolatile memory so they can be retained
during power loss. The nonvolatile memory is rated for a finite number of writes for all
cumulative latch bit state changes. Exceeding the limit can result in an EEPROM
self-test failure. An average of 150 cumulative latch bit state changes per day can be
made for a 25-year monitor service life.
The SEL
OGIC
control equation settings SETn and RSTn for any given latch bit
LTn (n = 1–4; see
) must be set with care. Settings SETn and
RSTn must not result in continuous cyclical operation of latch bit LTn. Use timers to
qualify conditions set in settings SETn and RSTn.
Содержание SEL-701-1
Страница 16: ...This page intentionally left blank ...
Страница 18: ...This page intentionally left blank ...
Страница 20: ...This page intentionally left blank ...
Страница 34: ...This page intentionally left blank ...
Страница 118: ...This page intentionally left blank ...
Страница 142: ...This page intentionally left blank ...
Страница 196: ...This page intentionally left blank ...
Страница 210: ...This page intentionally left blank ...
Страница 242: ...This page intentionally left blank ...
Страница 384: ...This page intentionally left blank ...
Страница 440: ...This page intentionally left blank ...
Страница 452: ...This page intentionally left blank ...