![RadiSys EPC-8A Скачать руководство пользователя страница 61](http://html.mh-extra.com/html/radisys/epc-8a/epc-8a_hardware-reference-manual_780531061.webp)
51
Chipset and I/O Map
The following defines the I/O addresses decoded by the EPC-8A. It does not define
addresses that might be decoded by EXMs and the EXP-MX.
Table A-1. First (8-bit) DMA controller: RadiSys
R400EX chip emulating 8237 of PC
⁄
AT
I/O Addr
Functional group
Usage
000
DMA
Channel 0 address
001
Channel 0 count
002
Channel 1 address
003
Channel 1 count
004
Channel 2 address
005
Channel 2 count
006
Channel 3 address
007
Channel 3 count
008
Command/status
009
DMA request
00A
Command register (R)
Single-bit DMA req mask(W)
00B
Mode
00C
Set byte pointer (R)
Clear byte pointer (W)
00D
Temporary register (R)
Master clear (W)
00E
Clear mode req counter (R)
Clear all DMA req mask(W)
00F
All DMA request mask
Table A-2. First Interrupt controller: RadiSys R400EX emulating 8259 of PC/AT
I/O Addr
Functional group
Usage
020
Interrupt controller 1
Port 0
021
Port 1
Table A-3. R400EX controller
I/O Addr
Functional group
Usage
024
R400EX Controller
Index register
026
Data register
Appendix A
A
Содержание EPC-8A
Страница 38: ...EPC 8A Hardware Reference 28 ...
Страница 68: ...EPC 8A Hardware Reference 58 ...
Страница 72: ...EPC 8A Hardware Reference 62 ...
Страница 74: ...EPC 8A Hardware Reference 64 ...
Страница 82: ...EPC 8A Hardware Reference 72 ...
Страница 94: ...EPC 8A Hardware Reference 84 ...
Страница 108: ...EPC 8A Hardware Reference 98 ...
Страница 118: ...EPC 8A Hardware Reference 108 ...