PCM-061/phyCORE-i.MX7 System on Module
L-821e_2
© PHYTEC America L.L.C. 2017
19
Table 3. phyCORE-Connector (X1, X2) Pin-Out Description
X1, Column A
Pin #
Signal
Type
Level
Description
A1
X_I2C1_SCL
IO
3.3V
I²C bus 1 clock
A2
X_I2C1_SDA
IO
3.3V
I²C bus 1 data
A3
X_I2C2_SCL
IO
3.3V
I²C bus 2 clock
A4
X_I2C2_SDA
IO
3.3V
I²C bus 2 data
A5
X_I2C3_SCL
IO
3.3V
I²C bus 3 clock
A6
X_I2C3_SDA
IO
3.3V
I²C bus 3 data
A7
GND
-
-
Ground
A8
X_JTAG_TMS
IN
3.3V
JTAG Test Mode Select
A9
X_JTAG_TDO
OUT
3.3V
JTAG Test Data Out
A10
X_JTAG_TDI
IN
3.3V
JTAG Test Data In
A11
X_JTAG_TCK
IN
3.3V
JTAG Test Clock
A12
X_JTAG_TRST_B
IN
3.3V
JTAG Test Reset
A13
X_SNVS_TAMPER0
IN
1.8V
Tamper Detection Pin 0
A14
X_SNVS_TAMPER1
IN
1.8V
Tamper Detection Pin 1
A15
GND
-
-
Ground
A16
X_CAN1_RX
IN
3.3V
CAN1 Receive
A17
X_CAN1_TX
OUT
3.3V
CAN1 Transmit
A18
X_CAN2_RX
IN
3.3V
CAN2 Receive
A19
X_CAN2_TX
OUT
3.3V
CAN2 Transmit
A20
GND
-
-
Ground
A21
X_UART6_RX
IN
3.3V
UART6 Receive
A22
X_UART6_TX
OUT
3.3V
UART6 Transmit
A23
X_UART5_RX
IN
3.3V
UART5 Receive
A24
X_UART5_TX
OUT
3.3V
UART5 Transmit
A25
GND
-
-
Ground
A26
X_NAND_CE1_B
OUT
3.3V
NAND Chip Enable 1
A27
X_NAND_CE0_B
OUT
3.3V
NAND Chip Enable 0
A28
X_NAND_DQS
IO
3.3V
NAND DQS Signal
A29
X_NAND_READY_B
IO
3.3V
NAND Ready Signal
A30
X_NAND_CE2_B
OUT
3.3V
NAND Chip Enable 2
A31
X_NAND_CE3_B
OUT
3.3V
NAND Chip Enable 3
A32
GND
-
-
Ground
A33
X_ADC_IN0
Analog
1.8V
Analog to Digital Converter Input Bit 0
A34
X_ADC_IN1
Analog
1.8V
Analog to Digital Converter Input Bit 1
A35
X_ADC_IN2
Analog
1.8V
Analog to Digital Converter Input Bit 2
A36
X_ADC_IN3
Analog
1.8V
Analog to Digital Converter Input Bit 3
A37
GND
-
-
Ground
A38
X_GPIO2_30
IO
3.3V
i.MX7 GPIO2_30
A39
X_GPIO2_10
IO
3.3V
i.MX7 GPIO2_10
A40
X_I2C4_SCL
IO
3.3V
I²C bus 4 clock
A41
X_I2C4_SDA
IO
3.3V
I²C bus 4 data
A42
X_GPIO2_11
IO
3.3V
i.MX7 GPIO2_11
A43
X_PWM3
OUT
3.3V
Pulse Width Modulation 3
A44
GND
-
-
Ground
A45
X_SD1_RESET_B
IO
3.3V
SD/MMC1 Reset