
CSRC[2:0]
These bits select the different calibration sources available to the ADC front end.
VDAC1
1
1
1
VDAC0
0
1
1
-10.0V
1
0
1
0.875V
0
0
1
1.75V
1
1
0
3.5V
0
1
0
7.0V
1
0
0
AGND
0
0
0
Cal Source
CSRC0
CSRC1
CSRC2
CALEN
This bit is used to enable Cal Mode.
1 = Selected Cal Source, CSRC[2:0], is fed into Analog Channel 0.
0 = Analog Channel 0 functions as normal input.
SDI
Serial Data In. This bit is used to set serial address/data stream for the DAC8800 TrimDac and
8402 digital potentiometer. Used in conjunction with SEL8800 and SEL8402 bits.
8.2.5 DAC Control/Status Register
BADR1 + 8
This register selects the DAC gain/range, Pacer source, trigger and High-Speed Modes. In
addition, DAC FIFO status information is available. This is a Read/Write register.
WRITE
LDAEMCL
DACEN
START
DAPS0
DAPS1
HS0
HS1
-
DAC0R0
DAC0R1
DAC1R0
DAC1R1
-
-
-
-
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
LDAEMCL
This is a Write-clear bit to reset the latched EMPTY status flag of the DAC FIFO.
1 = Reset Empty Flag
0 = No Effect.
DACEN
Page 23
Содержание PCI-DAS1602/16
Страница 1: ...User s Guide http www omega com e mail info omega com PCI DAS1602 16...
Страница 37: ...For Your Notes Page 36...
Страница 39: ......