
Note: For ADPS[1:0] = 00 case, SW conversions are initiated via a word write to BADR2 + 0.
Data is 'don't care.'
READ
-
-
-
-
-
-
-
-
-
-
-
-
-
-
EOC
-
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
EOC
Real-time, non-latched status of ADC End-of-Conversion signal.
1 = ADC DONE
0 = ADC BUSY
8.2.3 Trigger Control/Status Register
BADR1 + 4
This register provides control bits for all ADC trigger modes. A Read/Write register.
WRITE
TS0
TS1
TGPOL
TGSEL
TGEN
BURSTE
PRTRG
XTRCL
CLO_EN
CHI_EN
HMODE
ARM
FFM0
C0SRC
-
-
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
TS[1:0]
These bits select one-of-three possible ADC Trigger Sources:
External (Analog)
1
1
External (Digital)
0
1
SW Trigger
1
0
Disabled
0
0
Source
TS0
TS1
Note: TS[1:0] should be set to 0 while setting up Pacer source and count values.
TGPOL
This bit sets the polarity for the external trigger/gate. Internally, the ADC is triggered on a rising
edge or gated on with an active high signal. Use TGPOL to condition external trigger/gate for
proper polarity.
1 = External trigger/gate input inverted.
0 = External trigger/gate input not inverted.
TGSEL
Page 18
Содержание PCI-DAS1602/16
Страница 1: ...User s Guide http www omega com e mail info omega com PCI DAS1602 16...
Страница 37: ...For Your Notes Page 36...
Страница 39: ......