
MCF5272 ColdFire
®
Integrated Microprocessor User’s Manual, Rev. 3
xlii
Freescale Semiconductor
•
Chapter 17, “General Purpose I/O Module
,” describes the operation and programming model of
the three general purpose I/O (GPIO) ports on the MCF5272. The chapter details pin assignment,
direction-control, and data registers.
•
Chapter 18, “Pulse-Width Modulation (PWM) Module
,” describes the configuration and operation
of the pulse-width modulation (PWM) module. It includes a block diagram, programming model,
and timing diagram.
•
Chapter 19, “Signal Descriptions
,” provides a listing and brief description of all the MCF5272
signals. Specifically, it shows which are inputs or outputs, how they are multiplexed, and the state
of each signal at reset. The first listing is organized by function, with signals appearing
alphabetically within each functional group. This is followed by a second listing sorted by pin
number.
•
,” describes the functioning of the bus for data-transfer operations,
error conditions, bus arbitration, and reset operations. It includes detailed timing diagrams showing
signal interaction. Operation of the bus is defined for transfers initiated by the MCF5272 as a bus
master. The MCF5272 does not support external bus masters. Note that
•
Chapter 21, “IEEE 1149.1 Test Access Port (JTAG)
,” describes configuration and operation of the
MCF5272 Joint Test Action Group (JTAG) implementation. It describes those items required by
the IEEE 1149.1 standard and provides additional information specific to the MCF5272. For
internal details and sample applications, see the IEEE 1149.1 document.
•
,” provides a functional pin listing and package diagram for the
MCF5272.
•
Chapter 23, “Electrical Characteristics
,” describes AC and DC electrical specifications and
thermal characteristics for the MCF5272. Because additional speeds may have become available
since the publication of this book, consult Freescale’s ColdFire web page,
http://www.freescale.com
, to confirm that this is the latest information.
This manual includes the following two appendixes:
•
Appendix A, “List of Memory Maps
,” provides the entire address-map for MCF5272
memory-mapped registers.
•
Appendix B, “Buffering and Impedance Matching
,” provides some suggestions regarding
interface circuitry between the MCF5272 and SDRAMs.
This manual also includes an index.
Содержание MCF5272 ColdFire
Страница 2: ......
Страница 38: ...MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 xxxviii Freescale Semiconductor...
Страница 60: ...MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 lx Freescale Semiconductor...
Страница 118: ...Local Memory MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 4 16 Freescale Semiconductor...
Страница 160: ...Debug Support MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 5 42 Freescale Semiconductor...
Страница 258: ...Ethernet Module MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 11 40 Freescale Semiconductor...
Страница 296: ...Universal Serial Bus USB MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 12 38 Freescale Semiconductor...
Страница 360: ...Timer Module MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 15 6 Freescale Semiconductor...
Страница 406: ...General Purpose I O Module MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 17 12 Freescale Semiconductor...
Страница 474: ...Bus Operation MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 20 26 Freescale Semiconductor...
Страница 528: ...List of Memory Maps MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 A 12 Freescale Semiconductor...
Страница 540: ...Index MCF5272 ColdFire Integrated Microprocessor User s Manual Rev 3 Index 10 Freescale Semiconductor...
Страница 543: ...blank...