Memory Mapping Control (S12XMMCV4)
S12XS Family Reference Manual, Rev. 1.13
128
Freescale Semiconductor
3.1.1
Terminology
3.1.2
Features
The main features of this block are:
•
Paging capability to support a global 8MB memory address space
•
Bus arbitration between the masters CPU, BDM
•
Simultaneous accesses to different resources
1
(internal, and peripherals) (see
)
•
Resolution of target bus access collision
•
MCU operation mode control
•
MCU security control
•
Separate memory map schemes for each master CPU, BDM
•
ROM control bits to enable the on-chip FLASH or ROM selection
•
Generation of system reset when CPU accesses an unimplemented address (i.e., an address which
does not belong to any of the on-chip modules) in single-chip modes
Table 3-1. Acronyms and Abbreviations
Logic level “1”
Voltage that corresponds to Boolean true state
Logic level “0”
Voltage that corresponds to Boolean false state
0x
Represents hexadecimal number
x
Represents logic level ’don’t care’
Byte
8-bit data
word
16-bit data
local address
based on the 64KB Memory Space (16-bit address)
global address
based on the 8MB Memory Space (23-bit address)
Aligned address
Address on even boundary
Mis-aligned address
Address on odd boundary
Bus Clock
System Clock. Refer to CRG Block Guide.
single-chip modes
Normal Single-Chip Mode
Special Single-Chip Mode
normal modes
Normal Single-Chip Mode
special modes
Special Single-Chip Mode
NS
Normal Single-Chip Mode
SS
Special Single-Chip Mode
Unimplemented areas
Areas which are accessible by the pages (RPAGE,PPAGE,EPAGE) and not implemented
PRR
Port Replacement Registers
PRU
Port Replacement Unit located on the emulator side
MCU
MicroController Unit
NVM
Non-volatile Memory; Flash, Data FLASH or ROM
IFR
Information Row sector located on the top of NVM. For Test purposes.
1.
Resources are also called targets.
Содержание MC9S12XS128
Страница 4: ...S12XS Family Reference Manual Rev 1 13 4 Freescale Semiconductor ...
Страница 58: ...Device Overview S12XS Family S12XS Family Reference Manual Rev 1 13 58 Freescale Semiconductor ...
Страница 150: ...Memory Mapping Control S12XMMCV4 S12XS Family Reference Manual Rev 1 13 150 Freescale Semiconductor ...
Страница 168: ...Interrupt S12XINTV2 S12XS Family Reference Manual Rev 1 13 168 Freescale Semiconductor ...
Страница 194: ...Background Debug Module S12XBDMV2 S12XS Family Reference Manual Rev 1 13 194 Freescale Semiconductor ...
Страница 364: ...Periodic Interrupt Timer S12PIT24B4CV1 S12XS Family Reference Manual Rev 1 13 364 Freescale Semiconductor ...
Страница 396: ...Pulse Width Modulator S12PWM8B8CV1 S12XS Family Reference Manual Rev 1 13 396 Freescale Semiconductor ...
Страница 506: ...Voltage Regulator S12VREGL3V3V1 S12XS Family Reference Manual Rev 1 13 506 Freescale Semiconductor ...
Страница 736: ...Ordering Information S12XS Family Reference Manual Rev 1 13 736 Freescale Semiconductor ...
Страница 737: ......