UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
454 of 464
NXP Semiconductors
UM10850
Chapter 33: Supplementary information
33.5 Figures
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Memory mapping . . . . . . . . . . . . . . . . . . . . . . . . .13
Clock generation . . . . . . . . . . . . . . . . . . . . . . . . .29
Start-up timing . . . . . . . . . . . . . . . . . . . . . . . . . . .68
PLL block diagram showing typical operation . . .69
Boot process flowchart . . . . . . . . . . . . . . . . . . . .86
Pin configuration . . . . . . . . . . . . . . . . . . . . . . . . .88
Pin interrupt multiplexing . . . . . . . . . . . . . . . . . .101
Fig 10. DMA trigger multiplexing . . . . . . . . . . . . . . . . . .101
Fig 11. Pin interrupt connections . . . . . . . . . . . . . . . . . . 118
Fig 12. Pattern match engine connections . . . . . . . . . . 119
Fig 13. Pattern match bit slice with detect logic . . . . . . .120
Fig 14. Pattern match engine examples: sticky edge detect
Fig 15. Pattern match engine examples: Windowed
non-sticky edge detect evaluates as true . . . . .137
Fig 16. Pattern match engine examples: Windowed
non-sticky edge detect evaluates as false . . . . .138
Fig 17. DMA block diagram . . . . . . . . . . . . . . . . . . . . . .146
Fig 18. SCT clocking . . . . . . . . . . . . . . . . . . . . . . . . . . .167
Fig 19. SCT connections . . . . . . . . . . . . . . . . . . . . . . . .167
Fig 20. SCTimer/PWM block diagram . . . . . . . . . . . . . .170
Fig 21. SCTimer/PWM counter and select logic . . . . . .171
Fig 22. SCT event configuration and selection registers175
Fig 23. Match logic. . . . . . . . . . . . . . . . . . . . . . . . . . . . .195
Fig 24. Capture logic . . . . . . . . . . . . . . . . . . . . . . . . . . .195
Fig 25. Event selection . . . . . . . . . . . . . . . . . . . . . . . . .196
Fig 26. Output slice i . . . . . . . . . . . . . . . . . . . . . . . . . . .196
Fig 27. SCT interrupt generation . . . . . . . . . . . . . . . . . .197
Fig 28. SCT configuration example . . . . . . . . . . . . . . . .202
Fig 29. 32-bit counter/timer block diagram. . . . . . . . . . .206
Fig 30. A timer cycle in which PR=2, MRx=6, and both
interrupt and reset on match are enabled . . . . .218
Fig 31. A timer cycle in which PR=2, MRx=6, and both
interrupt and stop on match are enabled . . . . . .219
Fig 32. Sample PWM waveforms with a PWM cycle length
of 100 (selected by MR3) and MAT3:0 enabled as
PWM outputs by the PWCON register. . . . . . . .219
Fig 33. WWDT timing. . . . . . . . . . . . . . . . . . . . . . . . . . .222
Fig 34. Windowed Watchdog timer block diagram. . . . .223
Fig 35. Early watchdog feed with windowed mode enabled
Fig 36. Correct watchdog feed with windowed mode
enabled . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .229
Fig 37. Watchdog warning interrupt . . . . . . . . . . . . . . . .229
Fig 38. RTC clocking . . . . . . . . . . . . . . . . . . . . . . . . . . .231
Fig 39. MRT block diagram . . . . . . . . . . . . . . . . . . . . . .237
Fig 40. Repetitive Interrupt Timer (RI Timer) block diagram
Fig 41. System tick timer block diagram . . . . . . . . . . . .250
Fig 42. MIcro-Tick Timer block diagram. . . . . . . . . . . . .254
Fig 43. USART clocking. . . . . . . . . . . . . . . . . . . . . . . . .258
Fig 44. USART block diagram . . . . . . . . . . . . . . . . . . . .262
Fig 45. Hardware flow control using RTS and CTS . . . .277
Fig 46. SPI block diagram . . . . . . . . . . . . . . . . . . . . . . . 283
Fig 47. Basic SPI operating modes. . . . . . . . . . . . . . . . 295
Fig 48. Pre_delay and Post_delay . . . . . . . . . . . . . . . . 296
Fig 49. Frame_delay . . . . . . . . . . . . . . . . . . . . . . . . . . . 297
Fig 50. Transfer_delay . . . . . . . . . . . . . . . . . . . . . . . . . 298
Fig 51. Examples of data stalls . . . . . . . . . . . . . . . . . . . 301
Fig 52. I
2
C block diagram . . . . . . . . . . . . . . . . . . . . . . . 308
Fig 53. System FIFO conceptual block diagram . . . . . . 336
Fig 54. FIFO system . . . . . . . . . . . . . . . . . . . . . . . . . . . 336
Fig 55. ADC clocking. . . . . . . . . . . . . . . . . . . . . . . . . . . 360
Fig 56. ADC connections . . . . . . . . . . . . . . . . . . . . . . . 360
Fig 57. ADC block diagram . . . . . . . . . . . . . . . . . . . . . . 363
Fig 58. CRC block diagram . . . . . . . . . . . . . . . . . . . . . . 394
Fig 59. Connecting the SWD pins to a standard SWD
connector . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 408
Fig 60. Serial Wire Debug internal connections . . . . . . 408
Fig 61. ROM power API pointer structure . . . . . . . . . . . 413
Fig 62. IAP parameter passing . . . . . . . . . . . . . . . . . . . 434