UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
360 of 464
NXP Semiconductors
UM10850
Chapter 25: LPC5410x 12-bit ADC controller (ADC0)
been in a low-power sleep mode for a considerable period of time). Re-calibration
should also be performed if the ADC clock rate is changed. To perform a calibration,
use the ADC API.
•
There are two options in the ADC CTRL register to clock ADC conversions:
–
Use the system clock to clock the ADC in synchronous mode. This option allows
exact timing of triggers but requires a system clock of 80 MHz to obtain the full
ADC conversion speed.
–
Use the ADC clock, determined by the ADCCLKSEL register (
) and the
). Some clock sources are independent of the
system clock, and may require extra time to synchronize ADC trigger inputs.
Fig 55. ADC clocking
$'&&ORFNIURP6\VFRQ
V\VWHPFORFN
&75/UHJLVWHU
$6<102'(
&ORFNJHQHUDWLRQ
$'&
$1$/2*WR
',*,7$/
&219(56,21
&/.',9
$'&
FORFN
Fig 56. ADC connections
,2&21
6&7
,138708;
$50B7;(9
$'&
$'&
75,**(5
$'&SLQV
SLQV
LQWHUUXSWV
'0$75,**(5
,138708;