UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
101 of 464
NXP Semiconductors
UM10850
Chapter 8: LPC5410x Input multiplexing (INPUT MUX)
8.5.1 Pin interrupt input multiplexing
The input mux for the pin interrupts and pattern match engine multiplexes all existing pins
from ports 0 and 1.
8.5.2 DMA trigger input multiplexing
Fig 9.
Pin interrupt multiplexing
L
L
('*(/(9(/
'(7(&7/2*,&
('*(/(9(/
'(7(&7/2*,&
3,176(/
3,176(/
DOOSLQV3,2>@BP
DOOSLQV3,2>@BP
,138708;
19,&SLQLQWHUUXSW
19,&SLQLQWHUUXSW
3DWWHUQPDWFKHQJLQHVOLFHVWR
3DWWHUQPDWFKHQJLQHVOLFHVWR
Fig 10. DMA trigger multiplexing
'0$FKDQQHO
Q
'0$B275,*B,108;
'0$B,75,*B,108;Q
'0$B275,*B,108;
,138708;
,13B1
,13B1
,13B1
VHOHFWHG
WULJJHULQSXW
IURP'0$FKDQQHO
IURP'0$FKDQQHO
IURP'0$FKDQQHO
IURP'0$FKDQQHO
'0$WULJJHU
LQSXWV
WULJJHURXWSXW
WULJJHU
WULJJHU