UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
336 of 464
NXP Semiconductors
UM10850
Chapter 24: LPC5410x System FIFO for Serial Peripherals
24.4 Architecture
The architecture of the System FIFO is shown in
. System connection for the
Fig 53. System FIFO conceptual block diagram
$+%VODYH
LQWHUIDFH
9),)2
FRQWURO
'0$UHTXHVWV
IURPSHULSKHUDOV
'0$UHTXHVWVWR
'0$FRQWUROOHU
,QWHUUXSWV
IURP9),)2
'DWD
3DFNLQJ
8QSDFNLQJ
),)2
0HPRU\
7LPHRXW
&RPSDUH
7LPHRXW
7LPHU
:'7B26&
$+%VODYH
LQWHUIDFH
Fig 54. FIFO system
3HULSKHUDO
'0$UHTXHVWV
$+%PDWUL[
6\VWHP),)2
$3%EULGJHV
&38
6\VWHP'0$
FRQWUROOHU
'0$PXOWLSOH[LQJ
,QWHUUXSW
FRPELQLQJ
,QWHUUXSWV
WR&38
),)2'0$
UHTXHVWV
3HULSKHUDO
LQWHUUXSWUHTXHVWV
),)2LQWHUUXSW
UHTXHVWV
9),)2VXSSRUWHG
SHULSKHUDO
65$0V
0DWUL[PDVWHULQWHUIDFHV
0DWUL[VODYHLQWHUIDFHV
6\VWHP),)2
UHJLVWHUV
DOO6\VWHP),)2
PDVWHUWUDIILF
9),)2VXSSRUWHG
SHULSKHUDO