45.4.3 Slave Mode
The LPI2C slave logic operates independently from the master logic to perform all slave
mode transfers on the I2C bus.
45.4.3.1 Address Match
The LPI2C slave can be configured to match one of two addresses using either 7-bit or
10-bit addressing modes for each address, or to match a range of addresses in either 7-bit
or 10-bit addressing modes. Separately, it can be configured to match the General Call
Address or the SMBus Alert Address and generate appropriate flags. The LPI2C slave
can also be configured to detect the high speed mode master code and to disable the
digital filters and output valid delay time until the next STOP condition is detected.
Once a valid address is matched, the LPI2C slave will automatically perform slave-
transmit or slave-receive transfers until a NACK is detected (unless IGNACK is set), a
bit error is detected (the LPI2C slave is driving SDA, but a different value is sampled), or
a (repeated) START or STOP condition is detected.
45.4.3.2 Transmit and Receive
The transmit and receive data registers are double buffered and only update during a
slave-transmit and slave-receive transfer respectively. The slave address that was
received can be configured to be read from either the receive data register (for example,
when using DMA to transfer data) or from the address status register. The transmit data
register can be configured to only request data once a slave-transmit transfer is detected
or to request new data whenever the transmit data register is empty.
The transmit data register should only be written when the transmit data flag is set. The
receive data register should only be read when the received data flag is set (or the address
valid flag is set and RXCFG=1). The address status register should only be read when the
address valid flag is set.
45.4.3.3 Clock Stretching
The LPI2C slave supports many configurable options for when clock stretching is
performed. The following conditions can be configured to perform clock stretching.
• During 9th clock pulse of address byte and address valid flag is set.
• During 9th clock pulse of slave-transmit transfer and transmit data flag is set.
• During 9th clock pulse of slave-receive transfer and receive data flag is set.
Functional description
Kinetis KE1xZ256 Sub-Family Reference Manual, Rev. 3, 07/2018
1168
NXP Semiconductors
Содержание Kinetis KE1xZ256
Страница 2: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 2 NXP Semiconductors...
Страница 56: ...SysTick Clock Configuration Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 56 NXP Semiconductors...
Страница 62: ...Interrupt channel assignments Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 62 NXP Semiconductors...
Страница 124: ...Application information Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 124 NXP Semiconductors...
Страница 130: ...Initialization application information Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 130 NXP Semiconductors...
Страница 178: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 178 NXP Semiconductors...
Страница 356: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 356 NXP Semiconductors...
Страница 368: ...Module clocks Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 368 NXP Semiconductors...
Страница 410: ...Interrupts Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 410 NXP Semiconductors...
Страница 562: ...Power supply supervisor Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 562 NXP Semiconductors...
Страница 592: ...General security features Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 592 NXP Semiconductors...
Страница 604: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 604 NXP Semiconductors...
Страница 622: ...Application Information Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 622 NXP Semiconductors...
Страница 634: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 634 NXP Semiconductors...
Страница 674: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 674 NXP Semiconductors...
Страница 690: ...Module Signal Description Tables Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 690 NXP Semiconductors...
Страница 712: ...Functional description Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 712 NXP Semiconductors...
Страница 820: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 820 NXP Semiconductors...
Страница 1030: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1030 NXP Semiconductors...
Страница 1052: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1052 NXP Semiconductors...
Страница 1066: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1066 NXP Semiconductors...
Страница 1268: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1268 NXP Semiconductors...
Страница 1314: ...Usage Guide Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1314 NXP Semiconductors...
Страница 1316: ...Kinetis KE1xZ256 Sub Family Reference Manual Rev 3 07 2018 1316 NXP Semiconductors...