CHAPTER 15 STANDBY FUNCTION
User’s Manual U14826EJ5V0UD
153
15.2.2 STOP mode
(1) Setting and operation status of STOP mode
STOP mode is set by executing the STOP instruction.
Caution Because standby mode can be released by an interrupt request signal, standby mode is
released as soon as it is set if there is an interrupt source whose interrupt request flag is
set and interrupt mask flag is reset. When STOP mode is set, therefore, HALT mode is set
immediately after the STOP instruction has been executed, the oscillation stabilization time
elapses, and then the operation mode is set.
The operation statuses in STOP mode are shown in the following table.
Table 15-3. Operation Statuses in STOP Mode
Item
STOP Mode Operation Status
System clock
System clock oscillation stopped
Clock supply to CPU stopped
CPU Operation
stopped
EEPROM Operation
stopped
Port (output latch)
Remains in the state existing before STOP mode has been set
TM30 Operation
enabled
Note 1
8-bit timer
TM40 Operation
enabled
Note 2
Watchdog timer
Operation stopped
POC Operation
enabled
Note 3
Power-on-clear
circuit
LVI Operation
stopped
Bit sequential buffer
Operation enabled
Note 4
Key return circuit
Operation enabled
Notes 1.
Operation enabled only when cascade connected with TM40 (external clock selected for count clock)
2.
Operation enabled only when external clock is selected for count clock
3.
If a POC switching circuit is selected by the mask option and the POC circuit is set to operation enabled
by software or if POC circuit normally operating is selected by the mask option (see
CHAPTER 18
MASK OPTIONS
regarding mask options).
4.
Operation enabled only when external clock is selected for TM40 count clock and INTTM40 occurs
Содержание PD789860
Страница 2: ...User s Manual U14826EJ5V0UD 2 MEMO ...