108
CHAPTER 5 CPU ARCHITECTURE
0000H
General Registers
32 x 8 bits
Internal ROM
61440 x 8 bits
Internal Buffer RAM
32 x 8 bits
Reserved
F000H
EFFFH
F800H
F7FFH
FAC0H
FABFH
FAE0H
FADFH
FEE0H
FEDFH
FF00H
FEFFH
FFFFH
Internal High-speed RAM
1024 x 8 bits
Reserved
FB00H
FAFFH
F400H
F3FFH
FF20H
FF1FH
FE20H
FE1FH
Special Function
Registers (SFRs)
256 x 8 bits
Internal Expansion RAM
1024 x 8 bits
SFR Addressing
Register Addressing
Short Direct
Addressing
Direct Addressing
Register Indirect
Addressing
Based Addressing
Based Indexed
Addressing
Reserved
Note
Figure 5-5. Data Memory Addressing (
µ
PD78078, 78078Y)
Note
When internal ROM size is 60 Kbytes, the area F000H to F3FFH cannot be used. F000H to F3FFH
can be used as external memory by setting the internal ROM size to less than 56 Kbytes by the
internal memory size switching register (IMS).
Содержание PD78076
Страница 2: ...2 MEMO ...
Страница 12: ...12 MEMO ...
Страница 48: ...48 MEMO ...
Страница 64: ...64 MEMO ...
Страница 82: ...82 MEMO ...
Страница 100: ...100 MEMO ...
Страница 130: ...130 MEMO ...
Страница 180: ...180 MEMO ...
Страница 222: ...222 MEMO ...
Страница 248: ...248 MEMO ...
Страница 288: ...288 MEMO ...
Страница 308: ...308 MEMO ...
Страница 364: ...364 MEMO ...
Страница 494: ...494 MEMO ...
Страница 526: ...526 MEMO ...
Страница 544: ...544 MEMO ...
Страница 558: ...558 MEMO ...
Страница 580: ...580 MEMO ...
Страница 596: ...596 MEMO ...
Страница 598: ...598 MEMO ...
Страница 626: ...626 MEMO ...