Figure 14.
All Out Clock Diagram for Basic CLIP
LMK
MUX
LMK
Si514
SampleClk
DeviceClk
FPGA
TX Clk Selection
6569 Configure TX Clocks
TxDataClk
To LabVIEW
InternalClk
ExtClkIn
Configure
Reference Clock
Figure 15.
All Out Clock Diagram for SERDES CLIP
LMK
MMCM
LMK
Si514
SampleClk
DeviceClk
FPGA
TX Clk Selection
6569 Configure TX Clocks
TxDataClk
To LabVIEW
InternalClk
ExtClkIn
Configure
Reference Clock
Figure 16.
HIHO Clock Diagram for Basic CLIP
LMK
MUX
MUX
InternalClk
ExtClkIn
LMK
Si514
SampleClk
DeviceClk
RxSSClk
(DI13)
FPGA
TX Clk Selection
6569 Configure TX Clocks
RX Clk Selection
6569 Configure RX Clocks
RxDataClk
To LabVIEW
TxDataClk
To LabVIEW
Configure
Reference Clock
Figure 17.
HIHO Clock Diagram for SERDES CLIP
LMK
MMCM
MUX
InternalClk
ExtClkIn
LMK
Si514
SampleClk
DeviceClk
RxSSClk
(DI13)
FPGA
TX Clk Selection
6569 Configure TX Clocks
RX Clk Selection
6569 Configure RX Clocks
RxDataClk
To LabVIEW
TxDataClk
To LabVIEW
Configure
Reference Clock
© National Instruments
35
PXIe-6569 Getting Started Guide