© National Instruments
|
A-1
A
CLIP Signals
This chapter contains lists of CLIP signals for the NI-7932R and NI-7935R devices.
NI-7932R
Refer to the following table for a list of the NI-7932R socketed CLIP signals.
Table A-1.
NI-7932R CLIP Signals
Port
Direction
Clock Domain
Description
MGT_RefClk0_p
In (pad)
—
Differential input clock that you
must connect to an
IBUFDS_GTE2 input buffer
primitive when this input clock
is used in your design
MGT_RefClk0_n
In (pad)
SocketClk40
In
Clock
A 40 MHz clock that runs
continuously regardless of
connectivity. This signal is
connected to the
40 MHz
Onboard Clock
signal, which
is the default top-level clock for
the LabVIEW FPGA VI.