
LCSR Programming Model
http://www.motorola.com/computer/literature
2-91
2
Interrupt Level Register 2 (bits 0-7)
This register is used to define the level of the GCSR LM0 interrupt and the
GCSR LM1 interrupt.
LM0 LEVEL These bits define the level of the GCSR LM0 interrupt.
LM1 LEVEL These bits define the level of the GCSR LM1 interrupt.
Interrupt Level Register 3 (bits 24-31)
This register is used to define the level of the software 6 interrupt and the
software 7 interrupt.
SW6 LEVEL These bits define the level of the software 6 interrupt.
SW7 LEVEL These bits define the level of the software 7 interrupt.
ADR/SIZ
$FFF4007C (8 bits [6 used] of 32)
BIT
7
6
5
4
3
2
1
0
NAME
LM1 LEVEL
LM0 LEVEL
OPER
R/W
R/W
RESET
0 PSL
0 PSL
ADR/SIZ
$FFF40080 (8 bits [6 used] of 32)
BIT
31
30
29
28
27
26
25
24
NAME
SW7 LEVEL
SW6 LEVEL
OPER
R/W
R/W
RESET
0 PSL
0 PSL
Содержание MVME1X7P
Страница 1: ...MVME1X7P Single Board Computer Programmer s Reference Guide V1X7PA PG1 Edition of October 2000 ...
Страница 16: ...xvi ...
Страница 18: ...xviii ...
Страница 20: ...xx ...
Страница 26: ...xxvi ...
Страница 90: ...1 64 Computer Group Literature Center Web Site Programming Issues 1 ...
Страница 248: ...3 50 Computer Group Literature Center Web Site PCCchip2 3 ...
Страница 286: ...4 38 Computer Group Literature Center Web Site MCECC Functions 4 ...
Страница 288: ...A 2 Computer Group Literature Center Web Site Summary of Changes A ...
Страница 316: ...Index IN 14 Computer Group Literature Center Web Site I N D E X ...